blob: 0dcba7deeae428f5b5209d711a1ec1477f538612 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +08002/*
ramneek mehresh3d7506f2012-04-18 19:39:53 +00003 * Copyright 2011-2012 Freescale Semiconductor, Inc.
Mingkai Hu4f1d1b72011-07-07 12:29:15 +08004 */
5
6/*
7 * P2041 RDB board configuration file
Scott Wood3e978f52012-08-14 10:14:51 +00008 * Also supports P2040 RDB
Mingkai Hu4f1d1b72011-07-07 12:29:15 +08009 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080013#ifdef CONFIG_RAMBOOT_PBL
14#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
15#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Masahiro Yamadae4536f82014-03-11 11:05:16 +090016#define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
17#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p2041rdb.cfg
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080018#endif
19
Liu Gang461632b2012-08-09 05:10:03 +000020#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gangff65f122012-08-09 05:09:59 +000021/* Set 1M boot space */
Liu Gang461632b2012-08-09 05:10:03 +000022#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
23#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
24 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gangff65f122012-08-09 05:09:59 +000025#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gangff65f122012-08-09 05:09:59 +000026#endif
27
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080028/* High Level Configuration Options */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080029#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080030
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080031#ifndef CONFIG_RESET_VECTOR_ADDRESS
32#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
33#endif
34
35#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sun51370d52016-12-28 08:43:45 -080036#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040037#define CONFIG_PCIE1 /* PCIE controller 1 */
38#define CONFIG_PCIE2 /* PCIE controller 2 */
39#define CONFIG_PCIE3 /* PCIE controller 3 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080040#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
41
42#define CONFIG_SYS_SRIO
43#define CONFIG_SRIO1 /* SRIO port 1 */
44#define CONFIG_SRIO2 /* SRIO port 2 */
Liu Gangc8b28152013-05-07 16:30:46 +080045#define CONFIG_SRIO_PCIE_BOOT_MASTER
Kumar Gala4d28db82011-10-14 13:28:52 -050046#define CONFIG_SYS_DPAA_RMAN /* RMan */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080047
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080048#define CONFIG_ENV_OVERWRITE
49
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080050#if defined(CONFIG_SPIFLASH)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080051#elif defined(CONFIG_SDCARD)
Fabio Estevam4394d0c2012-01-11 09:20:50 +000052 #define CONFIG_FSL_FIXED_MMC_LOCATION
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080053 #define CONFIG_SYS_MMC_ENV_DEV 0
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080054#endif
55
Shaohui Xie44d50f02011-09-13 17:55:11 +080056#ifndef __ASSEMBLY__
57unsigned long get_board_sys_clk(unsigned long dummy);
58#endif
59#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080060
61/*
62 * These can be toggled for performance analysis, otherwise use default.
63 */
64#define CONFIG_SYS_CACHE_STASHING
Mingkai Hucd420e02011-07-21 17:03:54 -050065#define CONFIG_BACKSIDE_L2_CACHE
66#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080067#define CONFIG_BTB /* toggle branch predition */
68
69#define CONFIG_ENABLE_36BIT_PHYS
70
71#ifdef CONFIG_PHYS_64BIT
72#define CONFIG_ADDR_MAP
73#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
74#endif
75
76#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
77#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
78#define CONFIG_SYS_MEMTEST_END 0x00400000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080079
80/*
81 * Config the L3 Cache as L3 SRAM
82 */
83#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
84#ifdef CONFIG_PHYS_64BIT
85#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \
86 CONFIG_RAMBOOT_TEXT_BASE)
87#else
88#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
89#endif
90#define CONFIG_SYS_L3_SIZE (1024 << 10)
91#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
92
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080093#ifdef CONFIG_PHYS_64BIT
94#define CONFIG_SYS_DCSRBAR 0xf0000000
95#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
96#endif
97
98/* EEPROM */
99#define CONFIG_ID_EEPROM
100#define CONFIG_SYS_I2C_EEPROM_NXID
101#define CONFIG_SYS_EEPROM_BUS_NUM 0
102#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
103#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
104
105/*
106 * DDR Setup
107 */
108#define CONFIG_VERY_BIG_RAM
109#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
110#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
111
112#define CONFIG_DIMM_SLOTS_PER_CTLR 1
113#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
114
115#define CONFIG_DDR_SPD
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800116
117#define CONFIG_SYS_SPD_BUS_NUM 0
118#define SPD_EEPROM_ADDRESS 0x52
119#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
120
121/*
122 * Local Bus Definitions
123 */
124
125/* Set the local bus clock 1/8 of platform clock */
126#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
127
York Sunca1b0b82012-10-26 16:40:15 +0000128/*
129 * This board doesn't have a promjet connector.
130 * However, it uses commone corenet board LAW and TLB.
131 * It is necessary to use the same start address with proper offset.
132 */
133#define CONFIG_SYS_FLASH_BASE 0xe0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800134#ifdef CONFIG_PHYS_64BIT
York Sunca1b0b82012-10-26 16:40:15 +0000135#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800136#else
137#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
138#endif
139
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000140#define CONFIG_SYS_FLASH_BR_PRELIM \
York Sunca1b0b82012-10-26 16:40:15 +0000141 (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
142 BR_PS_16 | BR_V)
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000143#define CONFIG_SYS_FLASH_OR_PRELIM \
144 ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
145 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800146
147#define CONFIG_FSL_CPLD
148#define CPLD_BASE 0xffdf0000 /* CPLD registers */
149#ifdef CONFIG_PHYS_64BIT
150#define CPLD_BASE_PHYS 0xfffdf0000ull
151#else
152#define CPLD_BASE_PHYS CPLD_BASE
153#endif
154
155#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(CPLD_BASE_PHYS) | BR_PS_8 | BR_V)
156#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
157
158#define PIXIS_LBMAP_SWITCH 7
159#define PIXIS_LBMAP_MASK 0xf0
160#define PIXIS_LBMAP_SHIFT 4
161#define PIXIS_LBMAP_ALTBANK 0x40
162
163#define CONFIG_SYS_FLASH_QUIET_TEST
164#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
165
166#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
167#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
168#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Erase Timeout (ms) */
169#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Write Timeout (ms) */
170
171#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
172
173#if defined(CONFIG_RAMBOOT_PBL)
174#define CONFIG_SYS_RAMBOOT
175#endif
176
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000177#define CONFIG_NAND_FSL_ELBC
178/* Nand Flash */
179#ifdef CONFIG_NAND_FSL_ELBC
180#define CONFIG_SYS_NAND_BASE 0xffa00000
181#ifdef CONFIG_PHYS_64BIT
182#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
183#else
184#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
185#endif
186
187#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
188#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000189#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
190
191/* NAND flash config */
192#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
193 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
194 | BR_PS_8 /* Port Size = 8 bit */ \
195 | BR_MS_FCM /* MSEL = FCM */ \
196 | BR_V) /* valid */
197#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
198 | OR_FCM_PGS /* Large Page*/ \
199 | OR_FCM_CSCT \
200 | OR_FCM_CST \
201 | OR_FCM_CHT \
202 | OR_FCM_SCY_1 \
203 | OR_FCM_TRLX \
204 | OR_FCM_EHTR)
205
Miquel Raynal88718be2019-10-03 19:50:03 +0200206#ifdef CONFIG_MTD_RAW_NAND
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000207#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
208#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
209#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
210#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
211#else
212#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
213#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
214#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
215#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
216#endif
217#else
218#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
219#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
220#endif /* CONFIG_NAND_FSL_ELBC */
221
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800222#define CONFIG_SYS_FLASH_EMPTY_INFO
223#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
York Sunca1b0b82012-10-26 16:40:15 +0000224#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800225
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800226#define CONFIG_HWCONFIG
227
228/* define to use L1 as initial stack */
229#define CONFIG_L1_INIT_RAM
230#define CONFIG_SYS_INIT_RAM_LOCK
231#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
232#ifdef CONFIG_PHYS_64BIT
233#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
234#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
235/* The assembler doesn't like typecast */
236#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
237 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
238 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
239#else
240#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
241#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
242#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
243#endif
244#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
245
246#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
247 GENERATED_GBL_DATA_SIZE)
248#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
249
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530250#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800251#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)
252
253/* Serial Port - controlled on board with jumper J8
254 * open - index 2
255 * shorted - index 1
256 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800257#define CONFIG_SYS_NS16550_SERIAL
258#define CONFIG_SYS_NS16550_REG_SIZE 1
259#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
260
261#define CONFIG_SYS_BAUDRATE_TABLE \
262 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
263
264#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
265#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
266#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
267#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
268
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800269/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200270#define CONFIG_SYS_I2C
271#define CONFIG_SYS_I2C_FSL
272#define CONFIG_SYS_FSL_I2C_SPEED 400000
273#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
Shaohui Xie2bd1aab2013-09-10 16:15:07 +0800274#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
Heiko Schocher00f792e2012-10-24 13:48:22 +0200275#define CONFIG_SYS_FSL_I2C2_SPEED 400000
276#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
Shaohui Xie2bd1aab2013-09-10 16:15:07 +0800277#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800278
279/*
280 * RapidIO
281 */
282#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
283#ifdef CONFIG_PHYS_64BIT
284#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
285#else
286#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
287#endif
288#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
289
290#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
291#ifdef CONFIG_PHYS_64BIT
292#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
293#else
294#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
295#endif
296#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
297
298/*
Liu Gangff65f122012-08-09 05:09:59 +0000299 * for slave u-boot IMAGE instored in master memory space,
300 * PHYS must be aligned based on the SIZE
301 */
Liu Gange4911812014-05-15 14:30:34 +0800302#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
303#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
304#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
305#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gangff65f122012-08-09 05:09:59 +0000306/*
307 * for slave UCODE and ENV instored in master memory space,
308 * PHYS must be aligned based on the SIZE
309 */
Liu Gange4911812014-05-15 14:30:34 +0800310#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gangb5f7c872012-08-09 05:10:02 +0000311#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
312#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangff65f122012-08-09 05:09:59 +0000313
314/* slave core release by master*/
Liu Gangb5f7c872012-08-09 05:10:02 +0000315#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
316#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gangff65f122012-08-09 05:09:59 +0000317
318/*
Liu Gang461632b2012-08-09 05:10:03 +0000319 * SRIO_PCIE_BOOT - SLAVE
Liu Gangff65f122012-08-09 05:09:59 +0000320 */
Liu Gang461632b2012-08-09 05:10:03 +0000321#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
322#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
323#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
324 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gangff65f122012-08-09 05:09:59 +0000325#endif
326
327/*
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800328 * eSPI - Enhanced SPI
329 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800330
331/*
332 * General PCI
333 * Memory space is mapped 1-1, but I/O space must start from 0.
334 */
335
336/* controller 1, direct to uli, tgtid 3, Base address 20000 */
337#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800338#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800339#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800340#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800341
342/* controller 2, Slot 2, tgtid 2, Base address 201000 */
343#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800344#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800345#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800346#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800347
348/* controller 3, Slot 1, tgtid 1, Base address 202000 */
349#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800350#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800351#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800352#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800353
354/* Qman/Bman */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800355#define CONFIG_SYS_BMAN_NUM_PORTALS 10
356#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
357#ifdef CONFIG_PHYS_64BIT
358#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
359#else
360#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
361#endif
362#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500363#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
364#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
365#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
366#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
367#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
368 CONFIG_SYS_BMAN_CENA_SIZE)
369#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
370#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800371#define CONFIG_SYS_QMAN_NUM_PORTALS 10
372#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
373#ifdef CONFIG_PHYS_64BIT
374#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
375#else
376#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
377#endif
378#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500379#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
380#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
381#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
382#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
383#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
384 CONFIG_SYS_QMAN_CENA_SIZE)
385#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
386#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800387
388#define CONFIG_SYS_DPAA_FMAN
389#define CONFIG_SYS_DPAA_PME
390/* Default address of microcode for the Linux Fman driver */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800391#if defined(CONFIG_SPIFLASH)
392/*
393 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
394 * env, so we got 0x110000.
395 */
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800396#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800397#elif defined(CONFIG_SDCARD)
398/*
399 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +0530400 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
401 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800402 */
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800403#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
Miquel Raynal88718be2019-10-03 19:50:03 +0200404#elif defined(CONFIG_MTD_RAW_NAND)
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800405#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gang461632b2012-08-09 05:10:03 +0000406#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gangff65f122012-08-09 05:09:59 +0000407/*
408 * Slave has no ucode locally, it can fetch this from remote. When implementing
409 * in two corenet boards, slave's ucode could be stored in master's memory
410 * space, the address can be mapped from slave TLB->slave LAW->
Liu Gang461632b2012-08-09 05:10:03 +0000411 * slave SRIO or PCIE outbound window->master inbound window->
412 * master LAW->the ucode address in master's memory space.
Liu Gangff65f122012-08-09 05:09:59 +0000413 */
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800414#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800415#else
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800416#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800417#endif
Timur Tabif2717b42011-11-22 09:21:25 -0600418#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
419#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800420
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800421#ifdef CONFIG_PCI
Hou Zhiqiange617bb82019-08-27 11:04:32 +0000422#if !defined(CONFIG_DM_PCI)
423#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +0000424#define CONFIG_PCI_INDIRECT_BRIDGE
Hou Zhiqiange617bb82019-08-27 11:04:32 +0000425#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
426#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
427#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
428#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
429#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
430#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
431#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
432#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
433#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
434#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
435#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
436#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
437#endif
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800438
439#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800440#endif /* CONFIG_PCI */
441
Mingkai Huaa7f281c2011-07-27 09:55:51 +0800442/* SATA */
Zang Roy-R619119760b272012-11-26 00:05:38 +0000443#define CONFIG_FSL_SATA_V2
444
445#ifdef CONFIG_FSL_SATA_V2
Mingkai Huaa7f281c2011-07-27 09:55:51 +0800446#define CONFIG_SYS_SATA_MAX_DEVICE 2
447#define CONFIG_SATA1
448#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
449#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
450#define CONFIG_SATA2
451#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
452#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
453
454#define CONFIG_LBA48
Mingkai Huaa7f281c2011-07-27 09:55:51 +0800455#endif
456
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800457#ifdef CONFIG_FMAN_ENET
458#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2
459#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x3
460#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x4
461#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1
462#define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x0
463
464#define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
465#define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
466#define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
467#define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
468
Mingkai Hu0787ecc2011-07-19 16:20:13 +0800469#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0
470
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800471#define CONFIG_SYS_TBIPA_VALUE 8
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800472#define CONFIG_ETHPRIME "FM1@DTSEC1"
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800473#endif
474
475/*
476 * Environment
477 */
478#define CONFIG_LOADS_ECHO /* echo on for serial download */
479#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
480
481/*
482 * Command line configuration.
483 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800484
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800485/*
486* USB
487*/
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000488#define CONFIG_HAS_FSL_DR_USB
489#define CONFIG_HAS_FSL_MPH_USB
490
491#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800492#define CONFIG_USB_EHCI_FSL
493#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000494#endif
495
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800496#ifdef CONFIG_MMC
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800497#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
498#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800499#endif
500
501/*
502 * Miscellaneous configurable options
503 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800504#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800505
506/*
507 * For booting Linux, the board info and command line data
508 * have to be in the first 64 MB of memory, since this is
509 * the maximum mapped by the Linux kernel during initialization.
510 */
511#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */
512#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
513
514#ifdef CONFIG_CMD_KGDB
515#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800516#endif
517
518/*
519 * Environment Configuration
520 */
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000521#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000522#define CONFIG_BOOTFILE "uImage"
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800523#define CONFIG_UBOOTPATH u-boot.bin
524
525/* default location for tftp and bootm */
526#define CONFIG_LOADADDR 1000000
527
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800528#define __USB_PHY_TYPE utmi
529
530#define CONFIG_EXTRA_ENV_SETTINGS \
531 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
532 "bank_intlv=cs0_cs1\0" \
533 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200534 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
535 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800536 "tftpflash=tftpboot $loadaddr $uboot && " \
537 "protect off $ubootaddr +$filesize && " \
538 "erase $ubootaddr +$filesize && " \
539 "cp.b $loadaddr $ubootaddr $filesize && " \
540 "protect on $ubootaddr +$filesize && " \
541 "cmp.b $loadaddr $ubootaddr $filesize\0" \
542 "consoledev=ttyS0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200543 "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800544 "usb_dr_mode=host\0" \
545 "ramdiskaddr=2000000\0" \
546 "ramdiskfile=p2041rdb/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500547 "fdtaddr=1e00000\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800548 "fdtfile=p2041rdb/p2041rdb.dtb\0" \
Kim Phillips32465842014-05-14 19:33:45 -0500549 "bdev=sda3\0"
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800550
551#define CONFIG_HDBOOT \
552 "setenv bootargs root=/dev/$bdev rw " \
553 "console=$consoledev,$baudrate $othbootargs;" \
554 "tftp $loadaddr $bootfile;" \
555 "tftp $fdtaddr $fdtfile;" \
556 "bootm $loadaddr - $fdtaddr"
557
558#define CONFIG_NFSBOOTCOMMAND \
559 "setenv bootargs root=/dev/nfs rw " \
560 "nfsroot=$serverip:$rootpath " \
561 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
562 "console=$consoledev,$baudrate $othbootargs;" \
563 "tftp $loadaddr $bootfile;" \
564 "tftp $fdtaddr $fdtfile;" \
565 "bootm $loadaddr - $fdtaddr"
566
567#define CONFIG_RAMBOOTCOMMAND \
568 "setenv bootargs root=/dev/ram rw " \
569 "console=$consoledev,$baudrate $othbootargs;" \
570 "tftp $ramdiskaddr $ramdiskfile;" \
571 "tftp $loadaddr $bootfile;" \
572 "tftp $fdtaddr $fdtfile;" \
573 "bootm $loadaddr $ramdiskaddr $fdtaddr"
574
575#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
576
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800577#include <asm/fsl_secure_boot.h>
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800578
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800579#endif /* __CONFIG_H */