blob: 0bb99e6bc6ba4194558c195cbfadfb304ef4be35 [file] [log] [blame]
Andy Fleming9082eea2011-04-07 21:56:05 -05001/*
2 * Micrel PHY drivers
3 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Andy Fleming9082eea2011-04-07 21:56:05 -05005 *
6 * Copyright 2010-2011 Freescale Semiconductor, Inc.
7 * author Andy Fleming
David Andrey62d7dba2013-02-06 22:18:37 +01008 * (C) 2012 NetModule AG, David Andrey, added KSZ9031
Alexandru Gagniucd397f7c2017-07-07 11:36:57 -07009 * (C) Copyright 2017 Adaptrum, Inc.
10 * Written by Alexandru Gagniuc <alex.g@adaptrum.com> for Adaptrum, Inc.
Andy Fleming9082eea2011-04-07 21:56:05 -050011 */
Troy Kisky8682aba2012-02-07 14:08:48 +000012#include <config.h>
13#include <common.h>
Marek Vasut22854bd2015-12-05 17:41:58 +010014#include <dm.h>
15#include <errno.h>
16#include <fdtdec.h>
Troy Kisky8682aba2012-02-07 14:08:48 +000017#include <micrel.h>
Andy Fleming9082eea2011-04-07 21:56:05 -050018#include <phy.h>
19
Marek Vasut22854bd2015-12-05 17:41:58 +010020DECLARE_GLOBAL_DATA_PTR;
21
Pavel Machek58ec63d2014-09-09 14:26:51 +020022/*
David Andrey62d7dba2013-02-06 22:18:37 +010023 * KSZ9021 - KSZ9031 common
24 */
25
26#define MII_KSZ90xx_PHY_CTL 0x1f
27#define MIIM_KSZ90xx_PHYCTL_1000 (1 << 6)
28#define MIIM_KSZ90xx_PHYCTL_100 (1 << 5)
29#define MIIM_KSZ90xx_PHYCTL_10 (1 << 4)
30#define MIIM_KSZ90xx_PHYCTL_DUPLEX (1 << 3)
31
Alexandru Gagniucd397f7c2017-07-07 11:36:57 -070032/* KSZ9021 PHY Registers */
33#define MII_KSZ9021_EXTENDED_CTRL 0x0b
34#define MII_KSZ9021_EXTENDED_DATAW 0x0c
35#define MII_KSZ9021_EXTENDED_DATAR 0x0d
36
37#define CTRL1000_PREFER_MASTER (1 << 10)
38#define CTRL1000_CONFIG_MASTER (1 << 11)
39#define CTRL1000_MANUAL_CONFIG (1 << 12)
40
41/* KSZ9031 PHY Registers */
42#define MII_KSZ9031_MMD_ACCES_CTRL 0x0d
43#define MII_KSZ9031_MMD_REG_DATA 0x0e
44
David Andrey62d7dba2013-02-06 22:18:37 +010045static int ksz90xx_startup(struct phy_device *phydev)
46{
47 unsigned phy_ctl;
Michal Simekb733c272016-05-18 12:46:12 +020048 int ret;
49
50 ret = genphy_update_link(phydev);
51 if (ret)
52 return ret;
53
David Andrey62d7dba2013-02-06 22:18:37 +010054 phy_ctl = phy_read(phydev, MDIO_DEVAD_NONE, MII_KSZ90xx_PHY_CTL);
55
56 if (phy_ctl & MIIM_KSZ90xx_PHYCTL_DUPLEX)
57 phydev->duplex = DUPLEX_FULL;
58 else
59 phydev->duplex = DUPLEX_HALF;
60
61 if (phy_ctl & MIIM_KSZ90xx_PHYCTL_1000)
62 phydev->speed = SPEED_1000;
63 else if (phy_ctl & MIIM_KSZ90xx_PHYCTL_100)
64 phydev->speed = SPEED_100;
65 else if (phy_ctl & MIIM_KSZ90xx_PHYCTL_10)
66 phydev->speed = SPEED_10;
67 return 0;
68}
David Andrey62d7dba2013-02-06 22:18:37 +010069
Marek Vasut22854bd2015-12-05 17:41:58 +010070/* Common OF config bits for KSZ9021 and KSZ9031 */
Marek Vasut22854bd2015-12-05 17:41:58 +010071#ifdef CONFIG_DM_ETH
72struct ksz90x1_reg_field {
73 const char *name;
74 const u8 size; /* Size of the bitfield, in bits */
75 const u8 off; /* Offset from bit 0 */
76 const u8 dflt; /* Default value */
77};
78
79struct ksz90x1_ofcfg {
80 const u16 reg;
81 const u16 devad;
82 const struct ksz90x1_reg_field *grp;
83 const u16 grpsz;
84};
85
86static const struct ksz90x1_reg_field ksz90x1_rxd_grp[] = {
87 { "rxd0-skew-ps", 4, 0, 0x7 }, { "rxd1-skew-ps", 4, 4, 0x7 },
88 { "rxd2-skew-ps", 4, 8, 0x7 }, { "rxd3-skew-ps", 4, 12, 0x7 }
89};
90
91static const struct ksz90x1_reg_field ksz90x1_txd_grp[] = {
92 { "txd0-skew-ps", 4, 0, 0x7 }, { "txd1-skew-ps", 4, 4, 0x7 },
93 { "txd2-skew-ps", 4, 8, 0x7 }, { "txd3-skew-ps", 4, 12, 0x7 },
94};
95
Alexandru Gagniucd397f7c2017-07-07 11:36:57 -070096static const struct ksz90x1_reg_field ksz9021_clk_grp[] = {
97 { "txen-skew-ps", 4, 0, 0x7 }, { "txc-skew-ps", 4, 4, 0x7 },
98 { "rxdv-skew-ps", 4, 8, 0x7 }, { "rxc-skew-ps", 4, 12, 0x7 },
99};
100
101static const struct ksz90x1_reg_field ksz9031_ctl_grp[] = {
102 { "txen-skew-ps", 4, 0, 0x7 }, { "rxdv-skew-ps", 4, 4, 0x7 }
103};
104
105static const struct ksz90x1_reg_field ksz9031_clk_grp[] = {
106 { "rxc-skew-ps", 5, 0, 0xf }, { "txc-skew-ps", 5, 5, 0xf }
107};
108
Marek Vasut22854bd2015-12-05 17:41:58 +0100109static int ksz90x1_of_config_group(struct phy_device *phydev,
110 struct ksz90x1_ofcfg *ofcfg)
111{
112 struct udevice *dev = phydev->dev;
113 struct phy_driver *drv = phydev->drv;
Dinh Nguyenff7bd212016-01-27 15:46:00 -0600114 const int ps_to_regval = 60;
Marek Vasut22854bd2015-12-05 17:41:58 +0100115 int val[4];
116 int i, changed = 0, offset, max;
117 u16 regval = 0;
118
119 if (!drv || !drv->writeext)
120 return -EOPNOTSUPP;
121
122 for (i = 0; i < ofcfg->grpsz; i++) {
Simon Glasse160f7d2017-01-17 16:52:55 -0700123 val[i] = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
Marek Vasut22854bd2015-12-05 17:41:58 +0100124 ofcfg->grp[i].name, -1);
125 offset = ofcfg->grp[i].off;
126 if (val[i] == -1) {
127 /* Default register value for KSZ9021 */
128 regval |= ofcfg->grp[i].dflt << offset;
129 } else {
130 changed = 1; /* Value was changed in OF */
131 /* Calculate the register value and fix corner cases */
132 if (val[i] > ps_to_regval * 0xf) {
133 max = (1 << ofcfg->grp[i].size) - 1;
134 regval |= max << offset;
135 } else {
136 regval |= (val[i] / ps_to_regval) << offset;
137 }
138 }
139 }
140
141 if (!changed)
142 return 0;
143
144 return drv->writeext(phydev, 0, ofcfg->devad, ofcfg->reg, regval);
145}
Marek Vasut22854bd2015-12-05 17:41:58 +0100146
147static int ksz9021_of_config(struct phy_device *phydev)
148{
149 struct ksz90x1_ofcfg ofcfg[] = {
150 { MII_KSZ9021_EXT_RGMII_RX_DATA_SKEW, 0, ksz90x1_rxd_grp, 4 },
151 { MII_KSZ9021_EXT_RGMII_TX_DATA_SKEW, 0, ksz90x1_txd_grp, 4 },
152 { MII_KSZ9021_EXT_RGMII_CLOCK_SKEW, 0, ksz9021_clk_grp, 4 },
153 };
154 int i, ret = 0;
155
Marek Vasut75c056d2016-11-14 15:08:42 +0100156 for (i = 0; i < ARRAY_SIZE(ofcfg); i++) {
Marek Vasut22854bd2015-12-05 17:41:58 +0100157 ret = ksz90x1_of_config_group(phydev, &(ofcfg[i]));
158 if (ret)
159 return ret;
Marek Vasut75c056d2016-11-14 15:08:42 +0100160 }
Marek Vasut22854bd2015-12-05 17:41:58 +0100161
162 return 0;
163}
Marek Vasut22854bd2015-12-05 17:41:58 +0100164
165static int ksz9031_of_config(struct phy_device *phydev)
166{
167 struct ksz90x1_ofcfg ofcfg[] = {
168 { MII_KSZ9031_EXT_RGMII_CTRL_SIG_SKEW, 2, ksz9031_ctl_grp, 2 },
169 { MII_KSZ9031_EXT_RGMII_RX_DATA_SKEW, 2, ksz90x1_rxd_grp, 4 },
170 { MII_KSZ9031_EXT_RGMII_TX_DATA_SKEW, 2, ksz90x1_txd_grp, 4 },
171 { MII_KSZ9031_EXT_RGMII_CLOCK_SKEW, 2, ksz9031_clk_grp, 2 },
172 };
173 int i, ret = 0;
174
Marek Vasut75c056d2016-11-14 15:08:42 +0100175 for (i = 0; i < ARRAY_SIZE(ofcfg); i++) {
Marek Vasut22854bd2015-12-05 17:41:58 +0100176 ret = ksz90x1_of_config_group(phydev, &(ofcfg[i]));
177 if (ret)
178 return ret;
Marek Vasut75c056d2016-11-14 15:08:42 +0100179 }
Marek Vasut22854bd2015-12-05 17:41:58 +0100180
181 return 0;
182}
Ash Charlesf0185452016-10-21 17:31:33 -0400183
184static int ksz9031_center_flp_timing(struct phy_device *phydev)
185{
186 struct phy_driver *drv = phydev->drv;
187 int ret = 0;
188
189 if (!drv || !drv->writeext)
190 return -EOPNOTSUPP;
191
192 ret = drv->writeext(phydev, 0, 0, MII_KSZ9031_FLP_BURST_TX_LO, 0x1A80);
193 if (ret)
194 return ret;
195
196 ret = drv->writeext(phydev, 0, 0, MII_KSZ9031_FLP_BURST_TX_HI, 0x6);
197 return ret;
198}
Alexandru Gagniucd397f7c2017-07-07 11:36:57 -0700199
200#else /* !CONFIG_DM_ETH */
201static int ksz9021_of_config(struct phy_device *phydev)
202{
203 return 0;
204}
205
Marek Vasut22854bd2015-12-05 17:41:58 +0100206static int ksz9031_of_config(struct phy_device *phydev)
207{
208 return 0;
209}
Alexandru Gagniucd397f7c2017-07-07 11:36:57 -0700210
Ash Charlesf0185452016-10-21 17:31:33 -0400211static int ksz9031_center_flp_timing(struct phy_device *phydev)
212{
213 return 0;
214}
Marek Vasut22854bd2015-12-05 17:41:58 +0100215#endif
216
Alexandru Gagniucd397f7c2017-07-07 11:36:57 -0700217/*
218 * KSZ9021
219 */
220int ksz9021_phy_extended_write(struct phy_device *phydev, int regnum, u16 val)
221{
222 /* extended registers */
223 phy_write(phydev, MDIO_DEVAD_NONE,
224 MII_KSZ9021_EXTENDED_CTRL, regnum | 0x8000);
225 return phy_write(phydev, MDIO_DEVAD_NONE,
226 MII_KSZ9021_EXTENDED_DATAW, val);
227}
228
229int ksz9021_phy_extended_read(struct phy_device *phydev, int regnum)
230{
231 /* extended registers */
232 phy_write(phydev, MDIO_DEVAD_NONE, MII_KSZ9021_EXTENDED_CTRL, regnum);
233 return phy_read(phydev, MDIO_DEVAD_NONE, MII_KSZ9021_EXTENDED_DATAR);
234}
235
236
237static int ksz9021_phy_extread(struct phy_device *phydev, int addr, int devaddr,
238 int regnum)
239{
240 return ksz9021_phy_extended_read(phydev, regnum);
241}
242
243static int ksz9021_phy_extwrite(struct phy_device *phydev, int addr,
244 int devaddr, int regnum, u16 val)
245{
246 return ksz9021_phy_extended_write(phydev, regnum, val);
247}
248
249static int ksz9021_config(struct phy_device *phydev)
250{
251 unsigned ctrl1000 = 0;
252 const unsigned master = CTRL1000_PREFER_MASTER |
253 CTRL1000_CONFIG_MASTER | CTRL1000_MANUAL_CONFIG;
254 unsigned features = phydev->drv->features;
255 int ret;
256
257 ret = ksz9021_of_config(phydev);
258 if (ret)
259 return ret;
260
Simon Glass00caae62017-08-03 12:22:12 -0600261 if (env_get("disable_giga"))
Alexandru Gagniucd397f7c2017-07-07 11:36:57 -0700262 features &= ~(SUPPORTED_1000baseT_Half |
263 SUPPORTED_1000baseT_Full);
264 /* force master mode for 1000BaseT due to chip errata */
265 if (features & SUPPORTED_1000baseT_Half)
266 ctrl1000 |= ADVERTISE_1000HALF | master;
267 if (features & SUPPORTED_1000baseT_Full)
268 ctrl1000 |= ADVERTISE_1000FULL | master;
269 phydev->advertising = features;
270 phydev->supported = features;
271 phy_write(phydev, MDIO_DEVAD_NONE, MII_CTRL1000, ctrl1000);
272 genphy_config_aneg(phydev);
273 genphy_restart_aneg(phydev);
274 return 0;
275}
276
277static struct phy_driver ksz9021_driver = {
278 .name = "Micrel ksz9021",
279 .uid = 0x221610,
280 .mask = 0xfffff0,
281 .features = PHY_GBIT_FEATURES,
282 .config = &ksz9021_config,
283 .startup = &ksz90xx_startup,
284 .shutdown = &genphy_shutdown,
285 .writeext = &ksz9021_phy_extwrite,
286 .readext = &ksz9021_phy_extread,
287};
288
289/*
290 * KSZ9031
291 */
SARTRE Leo42a7cb52013-04-30 16:57:25 +0200292int ksz9031_phy_extended_write(struct phy_device *phydev,
293 int devaddr, int regnum, u16 mode, u16 val)
294{
295 /*select register addr for mmd*/
296 phy_write(phydev, MDIO_DEVAD_NONE,
297 MII_KSZ9031_MMD_ACCES_CTRL, devaddr);
298 /*select register for mmd*/
299 phy_write(phydev, MDIO_DEVAD_NONE,
300 MII_KSZ9031_MMD_REG_DATA, regnum);
301 /*setup mode*/
302 phy_write(phydev, MDIO_DEVAD_NONE,
303 MII_KSZ9031_MMD_ACCES_CTRL, (mode | devaddr));
304 /*write the value*/
305 return phy_write(phydev, MDIO_DEVAD_NONE,
Alexandru Gagniucd397f7c2017-07-07 11:36:57 -0700306 MII_KSZ9031_MMD_REG_DATA, val);
SARTRE Leo42a7cb52013-04-30 16:57:25 +0200307}
308
309int ksz9031_phy_extended_read(struct phy_device *phydev, int devaddr,
310 int regnum, u16 mode)
311{
312 phy_write(phydev, MDIO_DEVAD_NONE,
313 MII_KSZ9031_MMD_ACCES_CTRL, devaddr);
314 phy_write(phydev, MDIO_DEVAD_NONE,
315 MII_KSZ9031_MMD_REG_DATA, regnum);
316 phy_write(phydev, MDIO_DEVAD_NONE,
317 MII_KSZ9031_MMD_ACCES_CTRL, (devaddr | mode));
318 return phy_read(phydev, MDIO_DEVAD_NONE, MII_KSZ9031_MMD_REG_DATA);
319}
320
Stefano Babic9ced16f2013-09-02 15:42:31 +0200321static int ksz9031_phy_extread(struct phy_device *phydev, int addr, int devaddr,
322 int regnum)
323{
324 return ksz9031_phy_extended_read(phydev, devaddr, regnum,
325 MII_KSZ9031_MOD_DATA_NO_POST_INC);
Alexandru Gagniucd397f7c2017-07-07 11:36:57 -0700326}
Stefano Babic9ced16f2013-09-02 15:42:31 +0200327
328static int ksz9031_phy_extwrite(struct phy_device *phydev, int addr,
329 int devaddr, int regnum, u16 val)
330{
331 return ksz9031_phy_extended_write(phydev, devaddr, regnum,
Alexandru Gagniucd397f7c2017-07-07 11:36:57 -0700332 MII_KSZ9031_MOD_DATA_POST_INC_RW, val);
333}
Stefano Babic9ced16f2013-09-02 15:42:31 +0200334
Marek Vasut22854bd2015-12-05 17:41:58 +0100335static int ksz9031_config(struct phy_device *phydev)
336{
337 int ret;
Sebastien Bourdelinef1f61a2017-07-28 15:59:22 -0400338
Marek Vasut22854bd2015-12-05 17:41:58 +0100339 ret = ksz9031_of_config(phydev);
340 if (ret)
341 return ret;
Ash Charlesf0185452016-10-21 17:31:33 -0400342 ret = ksz9031_center_flp_timing(phydev);
343 if (ret)
344 return ret;
Sebastien Bourdelinef1f61a2017-07-28 15:59:22 -0400345
346 /* add an option to disable the gigabit feature of this PHY */
Simon Glass00caae62017-08-03 12:22:12 -0600347 if (env_get("disable_giga")) {
Sebastien Bourdelinef1f61a2017-07-28 15:59:22 -0400348 unsigned features;
349 unsigned bmcr;
350
351 /* disable speed 1000 in features supported by the PHY */
352 features = phydev->drv->features;
353 features &= ~(SUPPORTED_1000baseT_Half |
354 SUPPORTED_1000baseT_Full);
355 phydev->advertising = phydev->supported = features;
356
357 /* disable speed 1000 in Basic Control Register */
358 bmcr = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
359 bmcr &= ~(1 << 6);
360 phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, bmcr);
361
362 /* disable speed 1000 in 1000Base-T Control Register */
363 phy_write(phydev, MDIO_DEVAD_NONE, MII_CTRL1000, 0);
364
365 /* start autoneg */
366 genphy_config_aneg(phydev);
367 genphy_restart_aneg(phydev);
368
369 return 0;
370 }
371
Marek Vasut22854bd2015-12-05 17:41:58 +0100372 return genphy_config(phydev);
373}
Stefano Babic9ced16f2013-09-02 15:42:31 +0200374
David Andrey62d7dba2013-02-06 22:18:37 +0100375static struct phy_driver ksz9031_driver = {
376 .name = "Micrel ksz9031",
377 .uid = 0x221620,
Stefano Babice8194d52013-09-02 15:42:29 +0200378 .mask = 0xfffff0,
David Andrey62d7dba2013-02-06 22:18:37 +0100379 .features = PHY_GBIT_FEATURES,
Marek Vasut22854bd2015-12-05 17:41:58 +0100380 .config = &ksz9031_config,
David Andrey62d7dba2013-02-06 22:18:37 +0100381 .startup = &ksz90xx_startup,
382 .shutdown = &genphy_shutdown,
Stefano Babic9ced16f2013-09-02 15:42:31 +0200383 .writeext = &ksz9031_phy_extwrite,
384 .readext = &ksz9031_phy_extread,
David Andrey62d7dba2013-02-06 22:18:37 +0100385};
386
Alexandru Gagniucd397f7c2017-07-07 11:36:57 -0700387int phy_micrel_ksz90x1_init(void)
Alexey Firago79887742016-05-26 16:28:44 +0300388{
Troy Kisky8682aba2012-02-07 14:08:48 +0000389 phy_register(&ksz9021_driver);
David Andrey62d7dba2013-02-06 22:18:37 +0100390 phy_register(&ksz9031_driver);
Andy Fleming9082eea2011-04-07 21:56:05 -0500391 return 0;
392}