blob: 0af63d291fe6dca605393160ae039d96b0adc078 [file] [log] [blame]
Fabio Estevame2d282a2013-03-15 10:43:48 +00001/*
2 * Copyright (C) 2013 Freescale Semiconductor, Inc.
Otavio Salvador8bc7c482014-05-01 19:02:31 -03003 * Copyright (C) 2014 O.S. Systems Software LTDA.
Fabio Estevame2d282a2013-03-15 10:43:48 +00004 *
5 * Author: Fabio Estevam <fabio.estevam@freescale.com>
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Fabio Estevame2d282a2013-03-15 10:43:48 +00008 */
9
10#include <asm/arch/clock.h>
Fabio Estevam7bcb9832013-05-23 07:50:23 +000011#include <asm/arch/crm_regs.h>
Fabio Estevame2d282a2013-03-15 10:43:48 +000012#include <asm/arch/iomux.h>
13#include <asm/arch/imx-regs.h>
14#include <asm/arch/mx6-pins.h>
Fabio Estevam7bcb9832013-05-23 07:50:23 +000015#include <asm/arch/mxc_hdmi.h>
Fabio Estevame2d282a2013-03-15 10:43:48 +000016#include <asm/arch/sys_proto.h>
17#include <asm/gpio.h>
18#include <asm/imx-common/iomux-v3.h>
Otavio Salvador8bc7c482014-05-01 19:02:31 -030019#include <asm/imx-common/mxc_i2c.h>
Otavio Salvadoreaffaa22013-04-19 03:42:03 +000020#include <asm/imx-common/boot_mode.h>
Otavio Salvador8bc7c482014-05-01 19:02:31 -030021#include <asm/imx-common/video.h>
Fabio Estevame2d282a2013-03-15 10:43:48 +000022#include <asm/io.h>
Alexey Brodkin1ace4022014-02-26 17:47:58 +040023#include <linux/sizes.h>
Fabio Estevame2d282a2013-03-15 10:43:48 +000024#include <common.h>
25#include <fsl_esdhc.h>
26#include <mmc.h>
27#include <miiphy.h>
28#include <netdev.h>
Fabio Estevam2fb63962014-02-15 14:52:00 -020029#include <phy.h>
Fabio Estevam67a9abe2014-02-15 14:52:01 -020030#include <input.h>
Otavio Salvador8bc7c482014-05-01 19:02:31 -030031#include <i2c.h>
Fabio Estevame2d282a2013-03-15 10:43:48 +000032
33DECLARE_GLOBAL_DATA_PTR;
34
Benoît Thébaudeau7e2173c2013-04-26 01:34:47 +000035#define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
36 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
37 PAD_CTL_SRE_FAST | PAD_CTL_HYS)
Fabio Estevame2d282a2013-03-15 10:43:48 +000038
Benoît Thébaudeau7e2173c2013-04-26 01:34:47 +000039#define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
40 PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
41 PAD_CTL_SRE_FAST | PAD_CTL_HYS)
Fabio Estevame2d282a2013-03-15 10:43:48 +000042
Benoît Thébaudeau7e2173c2013-04-26 01:34:47 +000043#define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
44 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
Fabio Estevame2d282a2013-03-15 10:43:48 +000045
Otavio Salvador8bc7c482014-05-01 19:02:31 -030046#define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
47 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
48 PAD_CTL_ODE | PAD_CTL_SRE_FAST)
49
Otavio Salvador5ed15732013-04-19 03:42:02 +000050#define USDHC1_CD_GPIO IMX_GPIO_NR(1, 2)
Otavio Salvador08f32f72013-04-19 03:42:01 +000051#define USDHC3_CD_GPIO IMX_GPIO_NR(3, 9)
Fabio Estevame2d282a2013-03-15 10:43:48 +000052#define ETH_PHY_RESET IMX_GPIO_NR(3, 29)
Fabio Estevam9a8804a2015-05-21 19:24:05 -030053#define REV_DETECTION IMX_GPIO_NR(2, 28)
Fabio Estevame2d282a2013-03-15 10:43:48 +000054
55int dram_init(void)
56{
Fabio Estevam0d1ea052015-05-11 20:50:22 -030057 gd->ram_size = imx_ddr_size();
Fabio Estevame2d282a2013-03-15 10:43:48 +000058
59 return 0;
60}
61
62static iomux_v3_cfg_t const uart1_pads[] = {
Fabio Estevam0d1ea052015-05-11 20:50:22 -030063 IOMUX_PADS(PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
64 IOMUX_PADS(PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
Fabio Estevame2d282a2013-03-15 10:43:48 +000065};
66
Fabio Estevamafb92662014-02-15 14:51:58 -020067static iomux_v3_cfg_t const usdhc1_pads[] = {
Fabio Estevam0d1ea052015-05-11 20:50:22 -030068 IOMUX_PADS(PAD_SD1_CLK__SD1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
69 IOMUX_PADS(PAD_SD1_CMD__SD1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
70 IOMUX_PADS(PAD_SD1_DAT0__SD1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
71 IOMUX_PADS(PAD_SD1_DAT1__SD1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
72 IOMUX_PADS(PAD_SD1_DAT2__SD1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
73 IOMUX_PADS(PAD_SD1_DAT3__SD1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
Otavio Salvador5ed15732013-04-19 03:42:02 +000074 /* Carrier MicroSD Card Detect */
Fabio Estevam0d1ea052015-05-11 20:50:22 -030075 IOMUX_PADS(PAD_GPIO_2__GPIO1_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL)),
Otavio Salvador5ed15732013-04-19 03:42:02 +000076};
77
Fabio Estevame2d282a2013-03-15 10:43:48 +000078static iomux_v3_cfg_t const usdhc3_pads[] = {
Fabio Estevam0d1ea052015-05-11 20:50:22 -030079 IOMUX_PADS(PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
80 IOMUX_PADS(PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
81 IOMUX_PADS(PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
82 IOMUX_PADS(PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
83 IOMUX_PADS(PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
84 IOMUX_PADS(PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
Otavio Salvador08f32f72013-04-19 03:42:01 +000085 /* SOM MicroSD Card Detect */
Fabio Estevam0d1ea052015-05-11 20:50:22 -030086 IOMUX_PADS(PAD_EIM_DA9__GPIO3_IO09 | MUX_PAD_CTRL(NO_PAD_CTRL)),
Fabio Estevame2d282a2013-03-15 10:43:48 +000087};
88
89static iomux_v3_cfg_t const enet_pads[] = {
Fabio Estevam0d1ea052015-05-11 20:50:22 -030090 IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)),
91 IOMUX_PADS(PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
92 IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
93 IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
94 IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
95 IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
96 IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
97 IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL)),
98 IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL)),
99 IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
100 IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
101 IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
102 IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
103 IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
104 IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL)),
Fabio Estevame2d282a2013-03-15 10:43:48 +0000105 /* AR8031 PHY Reset */
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300106 IOMUX_PADS(PAD_EIM_D29__GPIO3_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL)),
Fabio Estevame2d282a2013-03-15 10:43:48 +0000107};
108
Fabio Estevam9a8804a2015-05-21 19:24:05 -0300109static iomux_v3_cfg_t const rev_detection_pad[] = {
110 IOMUX_PADS(PAD_EIM_EB0__GPIO2_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL)),
111};
112
Fabio Estevame2d282a2013-03-15 10:43:48 +0000113static void setup_iomux_uart(void)
114{
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300115 SETUP_IOMUX_PADS(uart1_pads);
Fabio Estevame2d282a2013-03-15 10:43:48 +0000116}
117
118static void setup_iomux_enet(void)
119{
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300120 SETUP_IOMUX_PADS(enet_pads);
Fabio Estevame2d282a2013-03-15 10:43:48 +0000121
122 /* Reset AR8031 PHY */
123 gpio_direction_output(ETH_PHY_RESET, 0);
124 udelay(500);
125 gpio_set_value(ETH_PHY_RESET, 1);
126}
127
Otavio Salvador5ed15732013-04-19 03:42:02 +0000128static struct fsl_esdhc_cfg usdhc_cfg[2] = {
Fabio Estevame2d282a2013-03-15 10:43:48 +0000129 {USDHC3_BASE_ADDR},
Otavio Salvador5ed15732013-04-19 03:42:02 +0000130 {USDHC1_BASE_ADDR},
Fabio Estevame2d282a2013-03-15 10:43:48 +0000131};
132
Otavio Salvador08f32f72013-04-19 03:42:01 +0000133int board_mmc_getcd(struct mmc *mmc)
134{
135 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
136 int ret = 0;
137
138 switch (cfg->esdhc_base) {
Otavio Salvador5ed15732013-04-19 03:42:02 +0000139 case USDHC1_BASE_ADDR:
140 ret = !gpio_get_value(USDHC1_CD_GPIO);
141 break;
Otavio Salvador08f32f72013-04-19 03:42:01 +0000142 case USDHC3_BASE_ADDR:
143 ret = !gpio_get_value(USDHC3_CD_GPIO);
144 break;
145 }
146
147 return ret;
148}
149
Fabio Estevame2d282a2013-03-15 10:43:48 +0000150int board_mmc_init(bd_t *bis)
151{
Fabio Estevam05beb8e2014-11-15 14:50:26 -0200152 int ret;
Otavio Salvador5ed15732013-04-19 03:42:02 +0000153 u32 index = 0;
Fabio Estevame2d282a2013-03-15 10:43:48 +0000154
Otavio Salvador5ed15732013-04-19 03:42:02 +0000155 /*
156 * Following map is done:
157 * (U-boot device node) (Physical Port)
158 * mmc0 SOM MicroSD
159 * mmc1 Carrier board MicroSD
160 */
161 for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) {
162 switch (index) {
163 case 0:
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300164 SETUP_IOMUX_PADS(usdhc3_pads);
Otavio Salvador5ed15732013-04-19 03:42:02 +0000165 usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
166 usdhc_cfg[0].max_bus_width = 4;
167 gpio_direction_input(USDHC3_CD_GPIO);
168 break;
169 case 1:
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300170 SETUP_IOMUX_PADS(usdhc1_pads);
Otavio Salvador5ed15732013-04-19 03:42:02 +0000171 usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
172 usdhc_cfg[1].max_bus_width = 4;
173 gpio_direction_input(USDHC1_CD_GPIO);
174 break;
175 default:
176 printf("Warning: you configured more USDHC controllers"
177 "(%d) then supported by the board (%d)\n",
178 index + 1, CONFIG_SYS_FSL_USDHC_NUM);
Fabio Estevam05beb8e2014-11-15 14:50:26 -0200179 return -EINVAL;
Otavio Salvador5ed15732013-04-19 03:42:02 +0000180 }
Abbas Razaaad46592013-03-25 09:13:34 +0000181
Fabio Estevam05beb8e2014-11-15 14:50:26 -0200182 ret = fsl_esdhc_initialize(bis, &usdhc_cfg[index]);
183 if (ret)
184 return ret;
Otavio Salvador5ed15732013-04-19 03:42:02 +0000185 }
186
Fabio Estevam05beb8e2014-11-15 14:50:26 -0200187 return 0;
Fabio Estevame2d282a2013-03-15 10:43:48 +0000188}
189
190static int mx6_rgmii_rework(struct phy_device *phydev)
191{
192 unsigned short val;
193
194 /* To enable AR8031 ouput a 125MHz clk from CLK_25M */
195 phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
196 phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
197 phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
198
199 val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
200 val &= 0xffe3;
201 val |= 0x18;
202 phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
203
204 /* introduce tx clock delay */
205 phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
206 val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
207 val |= 0x0100;
208 phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
209
210 return 0;
211}
212
213int board_phy_config(struct phy_device *phydev)
214{
215 mx6_rgmii_rework(phydev);
216
217 if (phydev->drv->config)
218 phydev->drv->config(phydev);
219
220 return 0;
221}
222
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000223#if defined(CONFIG_VIDEO_IPUV3)
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300224struct i2c_pads_info mx6q_i2c2_pad_info = {
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300225 .scl = {
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300226 .i2c_mode = MX6Q_PAD_KEY_COL3__I2C2_SCL
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300227 | MUX_PAD_CTRL(I2C_PAD_CTRL),
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300228 .gpio_mode = MX6Q_PAD_KEY_COL3__GPIO4_IO12
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300229 | MUX_PAD_CTRL(I2C_PAD_CTRL),
230 .gp = IMX_GPIO_NR(4, 12)
231 },
232 .sda = {
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300233 .i2c_mode = MX6Q_PAD_KEY_ROW3__I2C2_SDA
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300234 | MUX_PAD_CTRL(I2C_PAD_CTRL),
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300235 .gpio_mode = MX6Q_PAD_KEY_ROW3__GPIO4_IO13
236 | MUX_PAD_CTRL(I2C_PAD_CTRL),
237 .gp = IMX_GPIO_NR(4, 13)
238 }
239};
240
241struct i2c_pads_info mx6dl_i2c2_pad_info = {
242 .scl = {
243 .i2c_mode = MX6DL_PAD_KEY_COL3__I2C2_SCL
244 | MUX_PAD_CTRL(I2C_PAD_CTRL),
245 .gpio_mode = MX6DL_PAD_KEY_COL3__GPIO4_IO12
246 | MUX_PAD_CTRL(I2C_PAD_CTRL),
247 .gp = IMX_GPIO_NR(4, 12)
248 },
249 .sda = {
250 .i2c_mode = MX6DL_PAD_KEY_ROW3__I2C2_SDA
251 | MUX_PAD_CTRL(I2C_PAD_CTRL),
252 .gpio_mode = MX6DL_PAD_KEY_ROW3__GPIO4_IO13
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300253 | MUX_PAD_CTRL(I2C_PAD_CTRL),
254 .gp = IMX_GPIO_NR(4, 13)
255 }
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000256};
257
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300258static iomux_v3_cfg_t const fwadapt_7wvga_pads[] = {
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300259 IOMUX_PADS(PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK),
260 IOMUX_PADS(PAD_DI0_PIN2__IPU1_DI0_PIN02), /* HSync */
261 IOMUX_PADS(PAD_DI0_PIN3__IPU1_DI0_PIN03), /* VSync */
262 IOMUX_PADS(PAD_DI0_PIN4__IPU1_DI0_PIN04 | MUX_PAD_CTRL(PAD_CTL_DSE_120ohm)), /* Contrast */
263 IOMUX_PADS(PAD_DI0_PIN15__IPU1_DI0_PIN15), /* DISP0_DRDY */
264 IOMUX_PADS(PAD_DISP0_DAT0__IPU1_DISP0_DATA00),
265 IOMUX_PADS(PAD_DISP0_DAT1__IPU1_DISP0_DATA01),
266 IOMUX_PADS(PAD_DISP0_DAT2__IPU1_DISP0_DATA02),
267 IOMUX_PADS(PAD_DISP0_DAT3__IPU1_DISP0_DATA03),
268 IOMUX_PADS(PAD_DISP0_DAT4__IPU1_DISP0_DATA04),
269 IOMUX_PADS(PAD_DISP0_DAT5__IPU1_DISP0_DATA05),
270 IOMUX_PADS(PAD_DISP0_DAT6__IPU1_DISP0_DATA06),
271 IOMUX_PADS(PAD_DISP0_DAT7__IPU1_DISP0_DATA07),
272 IOMUX_PADS(PAD_DISP0_DAT8__IPU1_DISP0_DATA08),
273 IOMUX_PADS(PAD_DISP0_DAT9__IPU1_DISP0_DATA09),
274 IOMUX_PADS(PAD_DISP0_DAT10__IPU1_DISP0_DATA10),
275 IOMUX_PADS(PAD_DISP0_DAT11__IPU1_DISP0_DATA11),
276 IOMUX_PADS(PAD_DISP0_DAT12__IPU1_DISP0_DATA12),
277 IOMUX_PADS(PAD_DISP0_DAT13__IPU1_DISP0_DATA13),
278 IOMUX_PADS(PAD_DISP0_DAT14__IPU1_DISP0_DATA14),
279 IOMUX_PADS(PAD_DISP0_DAT15__IPU1_DISP0_DATA15),
280 IOMUX_PADS(PAD_DISP0_DAT16__IPU1_DISP0_DATA16),
281 IOMUX_PADS(PAD_DISP0_DAT17__IPU1_DISP0_DATA17),
282 IOMUX_PADS(PAD_SD4_DAT2__GPIO2_IO10 | MUX_PAD_CTRL(NO_PAD_CTRL)), /* DISP0_BKLEN */
283 IOMUX_PADS(PAD_SD4_DAT3__GPIO2_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL)), /* DISP0_VDDEN */
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300284};
285
286static void do_enable_hdmi(struct display_info_t const *dev)
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000287{
Pardeep Kumar Singla5ea7f0e2013-07-25 12:12:13 -0500288 imx_enable_hdmi_phy();
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000289}
290
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300291static int detect_i2c(struct display_info_t const *dev)
292{
293 return (0 == i2c_set_bus_num(dev->bus)) &&
294 (0 == i2c_probe(dev->addr));
295}
296
297static void enable_fwadapt_7wvga(struct display_info_t const *dev)
298{
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300299 SETUP_IOMUX_PADS(fwadapt_7wvga_pads);
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300300
301 gpio_direction_output(IMX_GPIO_NR(2, 10), 1);
302 gpio_direction_output(IMX_GPIO_NR(2, 11), 1);
303}
304
305struct display_info_t const displays[] = {{
306 .bus = -1,
307 .addr = 0,
308 .pixfmt = IPU_PIX_FMT_RGB24,
309 .detect = detect_hdmi,
310 .enable = do_enable_hdmi,
311 .mode = {
312 .name = "HDMI",
313 .refresh = 60,
314 .xres = 1024,
315 .yres = 768,
316 .pixclock = 15385,
317 .left_margin = 220,
318 .right_margin = 40,
319 .upper_margin = 21,
320 .lower_margin = 7,
321 .hsync_len = 60,
322 .vsync_len = 10,
323 .sync = FB_SYNC_EXT,
324 .vmode = FB_VMODE_NONINTERLACED
325} }, {
326 .bus = 1,
327 .addr = 0x10,
328 .pixfmt = IPU_PIX_FMT_RGB666,
329 .detect = detect_i2c,
330 .enable = enable_fwadapt_7wvga,
331 .mode = {
332 .name = "FWBADAPT-LCD-F07A-0102",
333 .refresh = 60,
334 .xres = 800,
335 .yres = 480,
336 .pixclock = 33260,
337 .left_margin = 128,
338 .right_margin = 128,
339 .upper_margin = 22,
340 .lower_margin = 22,
341 .hsync_len = 1,
342 .vsync_len = 1,
343 .sync = 0,
344 .vmode = FB_VMODE_NONINTERLACED
345} } };
346size_t display_count = ARRAY_SIZE(displays);
347
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000348static void setup_display(void)
349{
350 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000351 int reg;
352
Pardeep Kumar Singla5ea7f0e2013-07-25 12:12:13 -0500353 enable_ipu_clock();
354 imx_setup_hdmi();
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000355
356 reg = readl(&mxc_ccm->chsccdr);
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000357 reg |= (CHSCCDR_CLK_SEL_LDB_DI0
Pardeep Kumar Singla5ea7f0e2013-07-25 12:12:13 -0500358 << MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000359 writel(reg, &mxc_ccm->chsccdr);
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300360
361 /* Disable LCD backlight */
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300362 SETUP_IOMUX_PAD(PAD_DI0_PIN4__GPIO4_IO20);
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300363 gpio_direction_input(IMX_GPIO_NR(4, 20));
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000364}
365#endif /* CONFIG_VIDEO_IPUV3 */
366
Fabio Estevame2d282a2013-03-15 10:43:48 +0000367int board_eth_init(bd_t *bis)
368{
Fabio Estevame2d282a2013-03-15 10:43:48 +0000369 setup_iomux_enet();
370
Fabio Estevam14da7592014-01-04 17:36:28 -0200371 return cpu_eth_init(bis);
Fabio Estevame2d282a2013-03-15 10:43:48 +0000372}
373
374int board_early_init_f(void)
375{
376 setup_iomux_uart();
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000377#if defined(CONFIG_VIDEO_IPUV3)
378 setup_display();
379#endif
Fabio Estevame2d282a2013-03-15 10:43:48 +0000380 return 0;
381}
382
Fabio Estevam7bcb9832013-05-23 07:50:23 +0000383/*
384 * Do not overwrite the console
385 * Use always serial for U-Boot console
386 */
387int overwrite_console(void)
388{
389 return 1;
390}
391
Otavio Salvadoreaffaa22013-04-19 03:42:03 +0000392#ifdef CONFIG_CMD_BMODE
393static const struct boot_mode board_boot_modes[] = {
394 /* 4 bit bus width */
395 {"mmc0", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
396 {"mmc1", MAKE_CFGVAL(0x40, 0x20, 0x00, 0x00)},
397 {NULL, 0},
398};
399#endif
400
Fabio Estevam9a8804a2015-05-21 19:24:05 -0300401static bool is_revc1(void)
402{
403 SETUP_IOMUX_PADS(rev_detection_pad);
404 gpio_direction_input(REV_DETECTION);
405
406 if (gpio_get_value(REV_DETECTION))
407 return true;
408 else
409 return false;
410}
411
Otavio Salvadoreaffaa22013-04-19 03:42:03 +0000412int board_late_init(void)
413{
414#ifdef CONFIG_CMD_BMODE
415 add_board_boot_modes(board_boot_modes);
416#endif
417
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300418#ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
419 if (is_cpu_type(MXC_CPU_MX6Q) || is_cpu_type(MXC_CPU_MX6D))
420 setenv("board_rev", "MX6Q");
421 else
422 setenv("board_rev", "MX6DL");
Fabio Estevam9a8804a2015-05-21 19:24:05 -0300423
424 if (is_revc1())
425 setenv("board_name", "C1");
426 else
427 setenv("board_name", "B1");
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300428#endif
Otavio Salvadoreaffaa22013-04-19 03:42:03 +0000429 return 0;
430}
431
Fabio Estevame2d282a2013-03-15 10:43:48 +0000432int board_init(void)
433{
434 /* address of boot parameters */
435 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
436
Fabio Estevam0d1ea052015-05-11 20:50:22 -0300437 setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6dl_i2c2_pad_info);
438 if (is_cpu_type(MXC_CPU_MX6Q) || is_cpu_type(MXC_CPU_MX6D))
439 setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6q_i2c2_pad_info);
440 else
441 setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6dl_i2c2_pad_info);
Otavio Salvador8bc7c482014-05-01 19:02:31 -0300442
Fabio Estevame2d282a2013-03-15 10:43:48 +0000443 return 0;
444}
445
Fabio Estevame2d282a2013-03-15 10:43:48 +0000446int checkboard(void)
447{
Fabio Estevam9a8804a2015-05-21 19:24:05 -0300448 if (is_revc1())
449 puts("Board: Wandboard rev C1\n");
450 else
451 puts("Board: Wandboard rev B1\n");
Fabio Estevame2d282a2013-03-15 10:43:48 +0000452
453 return 0;
454}