blob: e5b6e03c8fd7a569d07045270f32adef4528e0f1 [file] [log] [blame]
Kumar Gala58e5e9a2008-08-26 15:01:29 -05001/*
York Sun34e026f2014-03-27 17:54:47 -07002 * Copyright 2008-2014 Freescale Semiconductor, Inc.
Kumar Gala58e5e9a2008-08-26 15:01:29 -05003 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * Version 2 as published by the Free Software Foundation.
7 */
8
9#ifndef FSL_DDR_MEMCTL_H
10#define FSL_DDR_MEMCTL_H
11
12/*
13 * Pick a basic DDR Technology.
14 */
15#include <ddr_spd.h>
York Sun34e026f2014-03-27 17:54:47 -070016#include <fsl_ddrc_version.h>
Kumar Gala58e5e9a2008-08-26 15:01:29 -050017
York Sun34e026f2014-03-27 17:54:47 -070018#define SDRAM_TYPE_DDR1 2
19#define SDRAM_TYPE_DDR2 3
20#define SDRAM_TYPE_LPDDR1 6
21#define SDRAM_TYPE_DDR3 7
22#define SDRAM_TYPE_DDR4 5
Kumar Gala58e5e9a2008-08-26 15:01:29 -050023
Dave Liuc360cea2009-03-14 12:48:30 +080024#define DDR_BL4 4 /* burst length 4 */
25#define DDR_BC4 DDR_BL4 /* burst chop for ddr3 */
26#define DDR_OTF 6 /* on-the-fly BC4 and BL8 */
27#define DDR_BL8 8 /* burst length 8 */
28
York Sune1fd16b2011-01-10 12:03:00 +000029#define DDR3_RTT_OFF 0
Dave Liuf8d05e52010-03-05 12:23:00 +080030#define DDR3_RTT_60_OHM 1 /* RTT_Nom = RZQ/4 */
31#define DDR3_RTT_120_OHM 2 /* RTT_Nom = RZQ/2 */
32#define DDR3_RTT_40_OHM 3 /* RTT_Nom = RZQ/6 */
33#define DDR3_RTT_20_OHM 4 /* RTT_Nom = RZQ/12 */
34#define DDR3_RTT_30_OHM 5 /* RTT_Nom = RZQ/8 */
35
York Sun4e573822011-08-26 11:32:43 -070036#define DDR2_RTT_OFF 0
37#define DDR2_RTT_75_OHM 1
38#define DDR2_RTT_150_OHM 2
39#define DDR2_RTT_50_OHM 3
40
York Sun5614e712013-09-30 09:22:09 -070041#if defined(CONFIG_SYS_FSL_DDR1)
Kumar Gala58e5e9a2008-08-26 15:01:29 -050042#define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (1)
43typedef ddr1_spd_eeprom_t generic_spd_eeprom_t;
44#ifndef CONFIG_FSL_SDRAM_TYPE
45#define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR1
46#endif
York Sun5614e712013-09-30 09:22:09 -070047#elif defined(CONFIG_SYS_FSL_DDR2)
Kumar Gala58e5e9a2008-08-26 15:01:29 -050048#define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (3)
49typedef ddr2_spd_eeprom_t generic_spd_eeprom_t;
50#ifndef CONFIG_FSL_SDRAM_TYPE
51#define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR2
52#endif
York Sun5614e712013-09-30 09:22:09 -070053#elif defined(CONFIG_SYS_FSL_DDR3)
Kumar Gala58e5e9a2008-08-26 15:01:29 -050054typedef ddr3_spd_eeprom_t generic_spd_eeprom_t;
Dave Liu22ff3d02008-11-21 16:31:29 +080055#ifndef CONFIG_FSL_SDRAM_TYPE
56#define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR3
Kumar Gala58e5e9a2008-08-26 15:01:29 -050057#endif
York Sun34e026f2014-03-27 17:54:47 -070058#elif defined(CONFIG_SYS_FSL_DDR4)
59#define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (3) /* FIXME */
60typedef struct ddr4_spd_eeprom_s generic_spd_eeprom_t;
61#ifndef CONFIG_FSL_SDRAM_TYPE
62#define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR4
63#endif
York Sun5614e712013-09-30 09:22:09 -070064#endif /* #if defined(CONFIG_SYS_FSL_DDR1) */
Kumar Gala58e5e9a2008-08-26 15:01:29 -050065
York Sune1fd16b2011-01-10 12:03:00 +000066#define FSL_DDR_ODT_NEVER 0x0
67#define FSL_DDR_ODT_CS 0x1
68#define FSL_DDR_ODT_ALL_OTHER_CS 0x2
69#define FSL_DDR_ODT_OTHER_DIMM 0x3
70#define FSL_DDR_ODT_ALL 0x4
71#define FSL_DDR_ODT_SAME_DIMM 0x5
72#define FSL_DDR_ODT_CS_AND_OTHER_DIMM 0x6
73#define FSL_DDR_ODT_OTHER_CS_ONSAMEDIMM 0x7
74
Haiying Wangdbbbb3a2008-10-03 12:36:39 -040075/* define bank(chip select) interleaving mode */
76#define FSL_DDR_CS0_CS1 0x40
77#define FSL_DDR_CS2_CS3 0x20
78#define FSL_DDR_CS0_CS1_AND_CS2_CS3 (FSL_DDR_CS0_CS1 | FSL_DDR_CS2_CS3)
79#define FSL_DDR_CS0_CS1_CS2_CS3 (FSL_DDR_CS0_CS1_AND_CS2_CS3 | 0x04)
80
81/* define memory controller interleaving mode */
82#define FSL_DDR_CACHE_LINE_INTERLEAVING 0x0
83#define FSL_DDR_PAGE_INTERLEAVING 0x1
84#define FSL_DDR_BANK_INTERLEAVING 0x2
85#define FSL_DDR_SUPERBANK_INTERLEAVING 0x3
York Sun6b1e1252014-02-10 13:59:44 -080086#define FSL_DDR_256B_INTERLEAVING 0x8
York Suna4c66502012-08-17 08:22:39 +000087#define FSL_DDR_3WAY_1KB_INTERLEAVING 0xA
88#define FSL_DDR_3WAY_4KB_INTERLEAVING 0xC
89#define FSL_DDR_3WAY_8KB_INTERLEAVING 0xD
90/* placeholder for 4-way interleaving */
91#define FSL_DDR_4WAY_1KB_INTERLEAVING 0x1A
92#define FSL_DDR_4WAY_4KB_INTERLEAVING 0x1C
93#define FSL_DDR_4WAY_8KB_INTERLEAVING 0x1D
Haiying Wangdbbbb3a2008-10-03 12:36:39 -040094
York Sun123922b2012-10-08 07:44:23 +000095#define SDRAM_CS_CONFIG_EN 0x80000000
96
Poonam_Aggrwal-b10812e1be0d22009-01-04 08:46:38 +053097/* DDR_SDRAM_CFG - DDR SDRAM Control Configuration
98 */
99#define SDRAM_CFG_MEM_EN 0x80000000
100#define SDRAM_CFG_SREN 0x40000000
101#define SDRAM_CFG_ECC_EN 0x20000000
102#define SDRAM_CFG_RD_EN 0x10000000
103#define SDRAM_CFG_SDRAM_TYPE_DDR1 0x02000000
104#define SDRAM_CFG_SDRAM_TYPE_DDR2 0x03000000
105#define SDRAM_CFG_SDRAM_TYPE_MASK 0x07000000
106#define SDRAM_CFG_SDRAM_TYPE_SHIFT 24
107#define SDRAM_CFG_DYN_PWR 0x00200000
Matthew McClintock9c6b47d2012-08-13 08:10:37 +0000108#define SDRAM_CFG_DBW_MASK 0x00180000
York Sunf31cfd12012-10-08 07:44:24 +0000109#define SDRAM_CFG_DBW_SHIFT 19
Poonam_Aggrwal-b10812e1be0d22009-01-04 08:46:38 +0530110#define SDRAM_CFG_32_BE 0x00080000
Poonam Aggrwal0b3b1762011-02-07 15:09:51 +0530111#define SDRAM_CFG_16_BE 0x00100000
Poonam_Aggrwal-b10812e1be0d22009-01-04 08:46:38 +0530112#define SDRAM_CFG_8_BE 0x00040000
113#define SDRAM_CFG_NCAP 0x00020000
114#define SDRAM_CFG_2T_EN 0x00008000
115#define SDRAM_CFG_BI 0x00000001
116
Tang Yuantiana7787b72014-11-21 11:17:15 +0800117#define SDRAM_CFG2_FRC_SR 0x80000000
York Sun91671912011-01-25 22:05:49 -0800118#define SDRAM_CFG2_D_INIT 0x00000010
119#define SDRAM_CFG2_ODT_CFG_MASK 0x00600000
York Suncae7c1b2011-08-26 11:32:40 -0700120#define SDRAM_CFG2_ODT_NEVER 0
121#define SDRAM_CFG2_ODT_ONLY_WRITE 1
122#define SDRAM_CFG2_ODT_ONLY_READ 2
123#define SDRAM_CFG2_ODT_ALWAYS 3
York Sun91671912011-01-25 22:05:49 -0800124
125#define TIMING_CFG_2_CPO_MASK 0x0F800000
126
York Sun34e026f2014-03-27 17:54:47 -0700127#if defined(CONFIG_SYS_FSL_DDR_VER) && \
128 (CONFIG_SYS_FSL_DDR_VER > FSL_DDR_VER_4_4)
Dave Liuc360cea2009-03-14 12:48:30 +0800129#define RD_TO_PRE_MASK 0xf
130#define RD_TO_PRE_SHIFT 13
131#define WR_DATA_DELAY_MASK 0xf
132#define WR_DATA_DELAY_SHIFT 9
133#else
134#define RD_TO_PRE_MASK 0x7
135#define RD_TO_PRE_SHIFT 13
136#define WR_DATA_DELAY_MASK 0x7
137#define WR_DATA_DELAY_SHIFT 10
138#endif
139
York Sunfa8d23c2011-01-10 12:03:01 +0000140/* DDR_MD_CNTL */
141#define MD_CNTL_MD_EN 0x80000000
142#define MD_CNTL_CS_SEL_CS0 0x00000000
143#define MD_CNTL_CS_SEL_CS1 0x10000000
144#define MD_CNTL_CS_SEL_CS2 0x20000000
145#define MD_CNTL_CS_SEL_CS3 0x30000000
146#define MD_CNTL_CS_SEL_CS0_CS1 0x40000000
147#define MD_CNTL_CS_SEL_CS2_CS3 0x50000000
148#define MD_CNTL_MD_SEL_MR 0x00000000
149#define MD_CNTL_MD_SEL_EMR 0x01000000
150#define MD_CNTL_MD_SEL_EMR2 0x02000000
151#define MD_CNTL_MD_SEL_EMR3 0x03000000
152#define MD_CNTL_SET_REF 0x00800000
153#define MD_CNTL_SET_PRE 0x00400000
154#define MD_CNTL_CKE_CNTL_LOW 0x00100000
155#define MD_CNTL_CKE_CNTL_HIGH 0x00200000
156#define MD_CNTL_WRCW 0x00080000
157#define MD_CNTL_MD_VALUE(x) (x & 0x0000FFFF)
York Sun9f9f0092015-03-19 09:30:29 -0700158#define MD_CNTL_CS_SEL(x) (((x) & 0x7) << 28)
159#define MD_CNTL_MD_SEL(x) (((x) & 0xf) << 24)
York Sunfa8d23c2011-01-10 12:03:01 +0000160
York Sun6b06d7d2011-01-10 12:03:02 +0000161/* DDR_CDR1 */
162#define DDR_CDR1_DHC_EN 0x80000000
York Sun57495e42012-10-08 07:44:22 +0000163#define DDR_CDR1_ODT_SHIFT 17
164#define DDR_CDR1_ODT_MASK 0x6
165#define DDR_CDR2_ODT_MASK 0x1
166#define DDR_CDR1_ODT(x) ((x & DDR_CDR1_ODT_MASK) << DDR_CDR1_ODT_SHIFT)
167#define DDR_CDR2_ODT(x) (x & DDR_CDR2_ODT_MASK)
York Sun34e026f2014-03-27 17:54:47 -0700168#define DDR_CDR2_VREF_OVRD(x) (0x00008080 | ((((x) - 37) & 0x3F) << 8))
Tang Yuantiana7787b72014-11-21 11:17:15 +0800169#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
York Sun7288c2c2015-03-20 19:28:23 -0700170#define DDR_CDR2_VREF_RANGE_2 0x00000040
York Sun57495e42012-10-08 07:44:22 +0000171
172#if (defined(CONFIG_SYS_FSL_DDR_VER) && \
173 (CONFIG_SYS_FSL_DDR_VER >= FSL_DDR_VER_4_7))
York Sun34e026f2014-03-27 17:54:47 -0700174#ifdef CONFIG_SYS_FSL_DDR3L
175#define DDR_CDR_ODT_OFF 0x0
176#define DDR_CDR_ODT_120ohm 0x1
177#define DDR_CDR_ODT_200ohm 0x2
178#define DDR_CDR_ODT_75ohm 0x3
179#define DDR_CDR_ODT_60ohm 0x5
180#define DDR_CDR_ODT_46ohm 0x7
181#elif defined(CONFIG_SYS_FSL_DDR4)
182#define DDR_CDR_ODT_OFF 0x0
183#define DDR_CDR_ODT_100ohm 0x1
184#define DDR_CDR_ODT_120OHM 0x2
185#define DDR_CDR_ODT_80ohm 0x3
186#define DDR_CDR_ODT_60ohm 0x4
187#define DDR_CDR_ODT_40ohm 0x5
188#define DDR_CDR_ODT_50ohm 0x6
189#define DDR_CDR_ODT_30ohm 0x7
190#else
York Sun57495e42012-10-08 07:44:22 +0000191#define DDR_CDR_ODT_OFF 0x0
192#define DDR_CDR_ODT_120ohm 0x1
193#define DDR_CDR_ODT_180ohm 0x2
194#define DDR_CDR_ODT_75ohm 0x3
195#define DDR_CDR_ODT_110ohm 0x4
196#define DDR_CDR_ODT_60hm 0x5
197#define DDR_CDR_ODT_70ohm 0x6
198#define DDR_CDR_ODT_47ohm 0x7
York Sun34e026f2014-03-27 17:54:47 -0700199#endif /* DDR3L */
York Sun57495e42012-10-08 07:44:22 +0000200#else
201#define DDR_CDR_ODT_75ohm 0x0
202#define DDR_CDR_ODT_55ohm 0x1
203#define DDR_CDR_ODT_60ohm 0x2
204#define DDR_CDR_ODT_50ohm 0x3
205#define DDR_CDR_ODT_150ohm 0x4
206#define DDR_CDR_ODT_43ohm 0x5
207#define DDR_CDR_ODT_120ohm 0x6
208#endif
York Sun6b06d7d2011-01-10 12:03:02 +0000209
Tang Yuantiana7787b72014-11-21 11:17:15 +0800210#define DDR_INIT_ADDR_EXT_UIA (1 << 31)
211
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500212/* Record of register values computed */
213typedef struct fsl_ddr_cfg_regs_s {
214 struct {
215 unsigned int bnds;
216 unsigned int config;
217 unsigned int config_2;
218 } cs[CONFIG_CHIP_SELECTS_PER_CTRL];
219 unsigned int timing_cfg_3;
220 unsigned int timing_cfg_0;
221 unsigned int timing_cfg_1;
222 unsigned int timing_cfg_2;
223 unsigned int ddr_sdram_cfg;
224 unsigned int ddr_sdram_cfg_2;
York Sun34e026f2014-03-27 17:54:47 -0700225 unsigned int ddr_sdram_cfg_3;
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500226 unsigned int ddr_sdram_mode;
227 unsigned int ddr_sdram_mode_2;
York Sune1fd16b2011-01-10 12:03:00 +0000228 unsigned int ddr_sdram_mode_3;
229 unsigned int ddr_sdram_mode_4;
230 unsigned int ddr_sdram_mode_5;
231 unsigned int ddr_sdram_mode_6;
232 unsigned int ddr_sdram_mode_7;
233 unsigned int ddr_sdram_mode_8;
York Sun34e026f2014-03-27 17:54:47 -0700234 unsigned int ddr_sdram_mode_9;
235 unsigned int ddr_sdram_mode_10;
236 unsigned int ddr_sdram_mode_11;
237 unsigned int ddr_sdram_mode_12;
238 unsigned int ddr_sdram_mode_13;
239 unsigned int ddr_sdram_mode_14;
240 unsigned int ddr_sdram_mode_15;
241 unsigned int ddr_sdram_mode_16;
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500242 unsigned int ddr_sdram_md_cntl;
243 unsigned int ddr_sdram_interval;
244 unsigned int ddr_data_init;
245 unsigned int ddr_sdram_clk_cntl;
246 unsigned int ddr_init_addr;
247 unsigned int ddr_init_ext_addr;
248 unsigned int timing_cfg_4;
249 unsigned int timing_cfg_5;
York Sun34e026f2014-03-27 17:54:47 -0700250 unsigned int timing_cfg_6;
251 unsigned int timing_cfg_7;
252 unsigned int timing_cfg_8;
253 unsigned int timing_cfg_9;
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500254 unsigned int ddr_zq_cntl;
255 unsigned int ddr_wrlvl_cntl;
York Sun57495e42012-10-08 07:44:22 +0000256 unsigned int ddr_wrlvl_cntl_2;
257 unsigned int ddr_wrlvl_cntl_3;
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500258 unsigned int ddr_sr_cntr;
259 unsigned int ddr_sdram_rcw_1;
260 unsigned int ddr_sdram_rcw_2;
York Sun34e026f2014-03-27 17:54:47 -0700261 unsigned int ddr_sdram_rcw_3;
262 unsigned int ddr_sdram_rcw_4;
263 unsigned int ddr_sdram_rcw_5;
264 unsigned int ddr_sdram_rcw_6;
265 unsigned int dq_map_0;
266 unsigned int dq_map_1;
267 unsigned int dq_map_2;
268 unsigned int dq_map_3;
york7fd101c2010-07-02 22:25:54 +0000269 unsigned int ddr_eor;
York Sund2a95682011-01-10 12:02:59 +0000270 unsigned int ddr_cdr1;
271 unsigned int ddr_cdr2;
272 unsigned int err_disable;
273 unsigned int err_int_en;
274 unsigned int debug[32];
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500275} fsl_ddr_cfg_regs_t;
276
277typedef struct memctl_options_partial_s {
Priyanka Jain0dd38a32013-09-25 10:41:19 +0530278 unsigned int all_dimms_ecc_capable;
279 unsigned int all_dimms_tckmax_ps;
280 unsigned int all_dimms_burst_lengths_bitmask;
281 unsigned int all_dimms_registered;
282 unsigned int all_dimms_unbuffered;
York Sun34e026f2014-03-27 17:54:47 -0700283 /* unsigned int lowest_common_spd_caslat; */
Priyanka Jain0dd38a32013-09-25 10:41:19 +0530284 unsigned int all_dimms_minimum_trcd_ps;
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500285} memctl_options_partial_t;
286
York Sun51d498f2011-05-27 07:25:51 +0800287#define DDR_DATA_BUS_WIDTH_64 0
288#define DDR_DATA_BUS_WIDTH_32 1
289#define DDR_DATA_BUS_WIDTH_16 2
York Sunef87cab2014-09-05 13:52:43 +0800290#define DDR_CSWL_CS0 0x04000001
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500291/*
292 * Generalized parameters for memory controller configuration,
293 * might be a little specific to the FSL memory controller
294 */
295typedef struct memctl_options_s {
296 /*
297 * Memory organization parameters
298 *
299 * if DIMM is present in the system
300 * where DIMMs are with respect to chip select
301 * where chip selects are with respect to memory boundaries
302 */
303 unsigned int registered_dimm_en; /* use registered DIMM support */
304
305 /* Options local to a Chip Select */
306 struct cs_local_opts_s {
307 unsigned int auto_precharge;
308 unsigned int odt_rd_cfg;
309 unsigned int odt_wr_cfg;
York Sune1fd16b2011-01-10 12:03:00 +0000310 unsigned int odt_rtt_norm;
311 unsigned int odt_rtt_wr;
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500312 } cs_local_opts[CONFIG_CHIP_SELECTS_PER_CTRL];
313
314 /* Special configurations for chip select */
315 unsigned int memctl_interleaving;
316 unsigned int memctl_interleaving_mode;
317 unsigned int ba_intlv_ctl;
york7fd101c2010-07-02 22:25:54 +0000318 unsigned int addr_hash;
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500319
320 /* Operational mode parameters */
Priyanka Jain0dd38a32013-09-25 10:41:19 +0530321 unsigned int ecc_mode; /* Use ECC? */
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500322 /* Initialize ECC using memory controller? */
Priyanka Jain0dd38a32013-09-25 10:41:19 +0530323 unsigned int ecc_init_using_memctl;
324 unsigned int dqs_config; /* Use DQS? maybe only with DDR2? */
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500325 /* SREN - self-refresh during sleep */
326 unsigned int self_refresh_in_sleep;
327 unsigned int dynamic_power; /* DYN_PWR */
328 /* memory data width to use (16-bit, 32-bit, 64-bit) */
329 unsigned int data_bus_width;
Dave Liuc360cea2009-03-14 12:48:30 +0800330 unsigned int burst_length; /* BL4, OTF and BL8 */
331 /* On-The-Fly Burst Chop enable */
Priyanka Jain0dd38a32013-09-25 10:41:19 +0530332 unsigned int otf_burst_chop_en;
Dave Liuc360cea2009-03-14 12:48:30 +0800333 /* mirrior DIMMs for DDR3 */
334 unsigned int mirrored_dimm;
york5800e7a2010-07-02 22:25:53 +0000335 unsigned int quad_rank_present;
York Sund2a95682011-01-10 12:02:59 +0000336 unsigned int ap_en; /* address parity enable for RDIMM */
York Sunb61e0612013-06-25 11:37:47 -0700337 unsigned int x4_en; /* enable x4 devices */
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500338
339 /* Global Timing Parameters */
340 unsigned int cas_latency_override;
341 unsigned int cas_latency_override_value;
342 unsigned int use_derated_caslat;
343 unsigned int additive_latency_override;
344 unsigned int additive_latency_override_value;
345
346 unsigned int clk_adjust; /* */
347 unsigned int cpo_override;
348 unsigned int write_data_delay; /* DQS adjust */
Dave Liubdc9f7b2009-12-16 10:24:37 -0600349
York Sunef87cab2014-09-05 13:52:43 +0800350 unsigned int cswl_override;
Dave Liubdc9f7b2009-12-16 10:24:37 -0600351 unsigned int wrlvl_override;
352 unsigned int wrlvl_sample; /* Write leveling */
353 unsigned int wrlvl_start;
York Sun57495e42012-10-08 07:44:22 +0000354 unsigned int wrlvl_ctl_2;
355 unsigned int wrlvl_ctl_3;
Dave Liubdc9f7b2009-12-16 10:24:37 -0600356
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500357 unsigned int half_strength_driver_enable;
Priyanka Jain0dd38a32013-09-25 10:41:19 +0530358 unsigned int twot_en;
359 unsigned int threet_en;
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500360 unsigned int bstopre;
Priyanka Jain0dd38a32013-09-25 10:41:19 +0530361 unsigned int tfaw_window_four_activates_ps; /* tFAW -- FOUR_ACT */
Dave Liu22cca7e2008-11-21 16:31:35 +0800362
Dave Liuc360cea2009-03-14 12:48:30 +0800363 /* Rtt impedance */
364 unsigned int rtt_override; /* rtt_override enable */
365 unsigned int rtt_override_value; /* that is Rtt_Nom for DDR3 */
Dave Liu1aa3d082009-12-16 10:24:38 -0600366 unsigned int rtt_wr_override_value; /* this is Rtt_WR for DDR3 */
Dave Liuc360cea2009-03-14 12:48:30 +0800367
Dave Liu22cca7e2008-11-21 16:31:35 +0800368 /* Automatic self refresh */
369 unsigned int auto_self_refresh_en;
370 unsigned int sr_it;
Dave Liuc360cea2009-03-14 12:48:30 +0800371 /* ZQ calibration */
372 unsigned int zq_en;
373 /* Write leveling */
374 unsigned int wrlvl_en;
York Sund2a95682011-01-10 12:02:59 +0000375 /* RCW override for RDIMM */
376 unsigned int rcw_override;
377 unsigned int rcw_1;
378 unsigned int rcw_2;
379 /* control register 1 */
380 unsigned int ddr_cdr1;
York Sun57495e42012-10-08 07:44:22 +0000381 unsigned int ddr_cdr2;
York Sun23f96702011-05-27 13:44:28 +0800382
383 unsigned int trwt_override;
384 unsigned int trwt; /* read-to-write turnaround */
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500385} memctl_options_t;
386
York Sun1d71efb2014-08-01 15:51:00 -0700387phys_size_t fsl_ddr_sdram(void);
388phys_size_t fsl_ddr_sdram_size(void);
389phys_size_t fsl_other_ddr_sdram(unsigned long long base,
390 unsigned int first_ctrl,
391 unsigned int num_ctrls,
392 unsigned int dimm_slots_per_ctrl,
393 int (*board_need_reset)(void),
394 void (*board_reset)(void),
395 void (*board_de_reset)(void));
Kumar Gala3dbd5d72011-01-09 14:06:28 -0600396extern int fsl_use_spd(void);
York Sun1d71efb2014-08-01 15:51:00 -0700397void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
398 unsigned int ctrl_num, int step);
York Sunf31cfd12012-10-08 07:44:24 +0000399u32 fsl_ddr_get_intl3r(void);
York Sun1d71efb2014-08-01 15:51:00 -0700400void print_ddr_info(unsigned int start_ctrl);
York Sun28a96672010-10-18 13:46:49 -0700401
York Sunc63e1372013-06-25 11:37:48 -0700402static void __board_assert_mem_reset(void)
403{
404}
405
406static void __board_deassert_mem_reset(void)
407{
408}
409
410void board_assert_mem_reset(void)
411 __attribute__((weak, alias("__board_assert_mem_reset")));
412
413void board_deassert_mem_reset(void)
414 __attribute__((weak, alias("__board_deassert_mem_reset")));
415
416static int __board_need_mem_reset(void)
417{
418 return 0;
419}
420
421int board_need_mem_reset(void)
422 __attribute__((weak, alias("__board_need_mem_reset")));
423
Tang Yuantiana7787b72014-11-21 11:17:15 +0800424#if defined(CONFIG_DEEP_SLEEP)
425void board_mem_sleep_setup(void);
426bool is_warm_boot(void);
427int fsl_dp_resume(void);
428#endif
Tang Yuantianaade2002014-04-17 15:33:46 +0800429
Becky Bruce38dba0c2010-12-17 17:17:56 -0600430/*
431 * The 85xx boards have a common prototype for fixed_sdram so put the
432 * declaration here.
433 */
434#ifdef CONFIG_MPC85xx
435extern phys_size_t fixed_sdram(void);
436#endif
437
438#if defined(CONFIG_DDR_ECC)
439extern void ddr_enable_ecc(unsigned int dram_size);
440#endif
441
442
York Sun28a96672010-10-18 13:46:49 -0700443typedef struct fixed_ddr_parm{
444 int min_freq;
445 int max_freq;
446 fsl_ddr_cfg_regs_t *ddr_settings;
447} fixed_ddr_parm_t;
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500448#endif