blob: f336c6a23dd441a563c6cde35958f0b2cd65a0fb [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0 */
Kumar Gala58e5e9a2008-08-26 15:01:29 -05002/*
York Sun34e026f2014-03-27 17:54:47 -07003 * Copyright 2008-2014 Freescale Semiconductor, Inc.
Kumar Gala58e5e9a2008-08-26 15:01:29 -05004 */
5
6#ifndef FSL_DDR_MAIN_H
7#define FSL_DDR_MAIN_H
8
York Sun34e026f2014-03-27 17:54:47 -07009#include <fsl_ddrc_version.h>
York Sun5614e712013-09-30 09:22:09 -070010#include <fsl_ddr_sdram.h>
11#include <fsl_ddr_dimm_params.h>
Kumar Gala58e5e9a2008-08-26 15:01:29 -050012
York Sun5614e712013-09-30 09:22:09 -070013#include <common_timing_params.h>
Kumar Gala58e5e9a2008-08-26 15:01:29 -050014
Simon Glass09140112020-05-10 11:40:03 -060015struct cmd_tbl;
16
York Sun4e5b1bd2014-02-10 13:59:42 -080017#ifdef CONFIG_SYS_FSL_DDR_LE
18#define ddr_in32(a) in_le32(a)
19#define ddr_out32(a, v) out_le32(a, v)
York Sundda3b612014-12-08 15:30:55 -080020#define ddr_setbits32(a, v) setbits_le32(a, v)
21#define ddr_clrbits32(a, v) clrbits_le32(a, v)
22#define ddr_clrsetbits32(a, clear, set) clrsetbits_le32(a, clear, set)
York Sun4e5b1bd2014-02-10 13:59:42 -080023#else
24#define ddr_in32(a) in_be32(a)
25#define ddr_out32(a, v) out_be32(a, v)
York Sundda3b612014-12-08 15:30:55 -080026#define ddr_setbits32(a, v) setbits_be32(a, v)
27#define ddr_clrbits32(a, v) clrbits_be32(a, v)
28#define ddr_clrsetbits32(a, clear, set) clrsetbits_be32(a, clear, set)
York Sun4e5b1bd2014-02-10 13:59:42 -080029#endif
30
York Sun66869f92015-03-19 09:30:26 -070031u32 fsl_ddr_get_version(unsigned int ctrl_num);
York Sun34e026f2014-03-27 17:54:47 -070032
York Sun1b3e3c42011-06-07 09:42:16 +080033#if defined(CONFIG_DDR_SPD) || defined(CONFIG_SPD_EEPROM)
Kumar Gala58e5e9a2008-08-26 15:01:29 -050034/*
35 * Bind the main DDR setup driver's generic names
36 * to this specific DDR technology.
37 */
38static __inline__ int
York Sun03e664d2015-01-06 13:18:50 -080039compute_dimm_parameters(const unsigned int ctrl_num,
40 const generic_spd_eeprom_t *spd,
Kumar Gala58e5e9a2008-08-26 15:01:29 -050041 dimm_params_t *pdimm,
42 unsigned int dimm_number)
43{
York Sun03e664d2015-01-06 13:18:50 -080044 return ddr_compute_dimm_parameters(ctrl_num, spd, pdimm, dimm_number);
Kumar Gala58e5e9a2008-08-26 15:01:29 -050045}
York Sun1b3e3c42011-06-07 09:42:16 +080046#endif
Kumar Gala58e5e9a2008-08-26 15:01:29 -050047
48/*
49 * Data Structures
50 *
51 * All data structures have to be on the stack
52 */
Kumar Gala58e5e9a2008-08-26 15:01:29 -050053
54typedef struct {
55 generic_spd_eeprom_t
Tom Rinia3fda0d2023-01-10 11:19:28 -050056 spd_installed_dimms[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_DIMM_SLOTS_PER_CTLR];
Kumar Gala58e5e9a2008-08-26 15:01:29 -050057 struct dimm_params_s
Tom Rinia3fda0d2023-01-10 11:19:28 -050058 dimm_params[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_DIMM_SLOTS_PER_CTLR];
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020059 memctl_options_t memctl_opts[CONFIG_SYS_NUM_DDR_CTLRS];
60 common_timing_params_t common_timing_params[CONFIG_SYS_NUM_DDR_CTLRS];
61 fsl_ddr_cfg_regs_t fsl_ddr_config_reg[CONFIG_SYS_NUM_DDR_CTLRS];
York Sun1d71efb2014-08-01 15:51:00 -070062 unsigned int first_ctrl;
63 unsigned int num_ctrls;
64 unsigned long long mem_base;
65 unsigned int dimm_slots_per_ctrl;
66 int (*board_need_mem_reset)(void);
67 void (*board_mem_reset)(void);
68 void (*board_mem_de_reset)(void);
Kumar Gala58e5e9a2008-08-26 15:01:29 -050069} fsl_ddr_info_t;
70
71/* Compute steps */
72#define STEP_GET_SPD (1 << 0)
73#define STEP_COMPUTE_DIMM_PARMS (1 << 1)
74#define STEP_COMPUTE_COMMON_PARMS (1 << 2)
75#define STEP_GATHER_OPTS (1 << 3)
76#define STEP_ASSIGN_ADDRESSES (1 << 4)
77#define STEP_COMPUTE_REGS (1 << 5)
78#define STEP_PROGRAM_REGS (1 << 6)
79#define STEP_ALL 0xFFF
80
York Sun6f5e1dc2011-09-16 13:21:35 -070081unsigned long long
Haiying Wangfc0c2b62010-12-01 10:35:31 -050082fsl_ddr_compute(fsl_ddr_info_t *pinfo, unsigned int start_step,
83 unsigned int size_only);
York Sun6f5e1dc2011-09-16 13:21:35 -070084const char *step_to_string(unsigned int step);
Kumar Gala58e5e9a2008-08-26 15:01:29 -050085
York Sun03e664d2015-01-06 13:18:50 -080086unsigned int compute_fsl_memctl_config_regs(const unsigned int ctrl_num,
87 const memctl_options_t *popts,
Kumar Gala58e5e9a2008-08-26 15:01:29 -050088 fsl_ddr_cfg_regs_t *ddr,
89 const common_timing_params_t *common_dimm,
90 const dimm_params_t *dimm_parameters,
Haiying Wangfc0c2b62010-12-01 10:35:31 -050091 unsigned int dbw_capacity_adjust,
92 unsigned int size_only);
York Sun6f5e1dc2011-09-16 13:21:35 -070093unsigned int compute_lowest_common_dimm_parameters(
York Sun03e664d2015-01-06 13:18:50 -080094 const unsigned int ctrl_num,
York Sun6f5e1dc2011-09-16 13:21:35 -070095 const dimm_params_t *dimm_params,
96 common_timing_params_t *outpdimm,
97 unsigned int number_of_dimms);
York Sun56848422015-07-23 14:04:48 -070098unsigned int populate_memctl_options(const common_timing_params_t *common_dimm,
Kumar Gala58e5e9a2008-08-26 15:01:29 -050099 memctl_options_t *popts,
Haiying Wangdfb49102008-10-03 12:36:55 -0400100 dimm_params_t *pdimm,
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500101 unsigned int ctrl_num);
York Sun6f5e1dc2011-09-16 13:21:35 -0700102void check_interleaving_options(fsl_ddr_info_t *pinfo);
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500103
York Sun03e664d2015-01-06 13:18:50 -0800104unsigned int mclk_to_picos(const unsigned int ctrl_num, unsigned int mclk);
105unsigned int get_memory_clk_period_ps(const unsigned int ctrl_num);
106unsigned int picos_to_mclk(const unsigned int ctrl_num, unsigned int picos);
York Sun6f5e1dc2011-09-16 13:21:35 -0700107void fsl_ddr_set_lawbar(
108 const common_timing_params_t *memctl_common_params,
109 unsigned int memctl_interleaved,
110 unsigned int ctrl_num);
York Sune32d59a2015-01-06 13:18:55 -0800111void fsl_ddr_sync_memctl_refresh(unsigned int first_ctrl,
112 unsigned int last_ctrl);
York Sun6f5e1dc2011-09-16 13:21:35 -0700113
James Yange8ba6c52013-01-07 14:01:03 +0000114int fsl_ddr_interactive_env_var_exists(void);
115unsigned long long fsl_ddr_interactive(fsl_ddr_info_t *pinfo, int var_is_set);
York Sun6f5e1dc2011-09-16 13:21:35 -0700116void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
York Sun1d71efb2014-08-01 15:51:00 -0700117 unsigned int ctrl_num, unsigned int dimm_slots_per_ctrl);
York Sun6f5e1dc2011-09-16 13:21:35 -0700118
Simon Glass09140112020-05-10 11:40:03 -0600119int do_reset(struct cmd_tbl *cmdtp, int flag, int argc, char *const argv[]);
York Sun6f5e1dc2011-09-16 13:21:35 -0700120unsigned int check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr);
York Sun4e5b1bd2014-02-10 13:59:42 -0800121void board_add_ram_info(int use_default);
York Sun6f5e1dc2011-09-16 13:21:35 -0700122
123/* processor specific function */
124void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
York Sunc63e1372013-06-25 11:37:48 -0700125 unsigned int ctrl_num, int step);
York Sun61bd2f72015-11-04 09:53:10 -0800126void remove_unused_controllers(fsl_ddr_info_t *info);
York Sun1b3e3c42011-06-07 09:42:16 +0800127
128/* board specific function */
129int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
130 unsigned int controller_number,
131 unsigned int dimm_number);
York Sunb92557c2015-05-28 14:54:08 +0530132void update_spd_address(unsigned int ctrl_num,
133 unsigned int slot,
134 unsigned int *addr);
Shengzhou Liu02fb2762016-11-21 11:36:48 +0800135
136void erratum_a009942_check_cpo(void);
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500137#endif