blob: 969e7f728feb06e9c5f546a11d0d4238485a3b52 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +08002/*
3 * Copyright 2011-2013 Freescale Semiconductor, Inc.
Yangbo Lu34f39ce2021-06-03 10:51:19 +08004 * Copyright 2020-2021 NXP
Shengzhou Liuc4d0e812013-11-22 17:39:11 +08005 */
6
7/*
Shengzhou Liu254887a2014-02-21 13:16:19 +08008 * T2080/T2081 QDS board configuration file
Shengzhou Liuc4d0e812013-11-22 17:39:11 +08009 */
10
Shengzhou Liu254887a2014-02-21 13:16:19 +080011#ifndef __T208xQDS_H
12#define __T208xQDS_H
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080013
Simon Glass1af3c7f2020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080016#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
York Sun0f3d80e2016-11-21 12:54:19 -080017#if defined(CONFIG_ARCH_T2080)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080018#define CONFIG_SYS_SRIO /* Enable Serial RapidIO Support */
19#define CONFIG_SRIO1 /* SRIO port 1 */
20#define CONFIG_SRIO2 /* SRIO port 2 */
Shengzhou Liu254887a2014-02-21 13:16:19 +080021#endif
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080022
23/* High Level Configuration Options */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080024
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080025#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sun51370d52016-12-28 08:43:45 -080026#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080027
28#ifdef CONFIG_RAMBOOT_PBL
Shengzhou Liub19e2882014-04-18 16:43:39 +080029#define RESET_VECTOR_OFFSET 0x27FFC
30#define BOOT_PAGE_OFFSET 0x27000
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080031
Miquel Raynal88718be2019-10-03 19:50:03 +020032#ifdef CONFIG_MTD_RAW_NAND
Shengzhou Liub19e2882014-04-18 16:43:39 +080033#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
34#define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
35#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
Shengzhou Liub19e2882014-04-18 16:43:39 +080036#endif
37
38#ifdef CONFIG_SPIFLASH
39#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liub19e2882014-04-18 16:43:39 +080040#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
41#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
42#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
43#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liub19e2882014-04-18 16:43:39 +080044#endif
45
46#ifdef CONFIG_SDCARD
47#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liub19e2882014-04-18 16:43:39 +080048#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
49#define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
50#define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
51#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liub19e2882014-04-18 16:43:39 +080052#endif
53
54#endif /* CONFIG_RAMBOOT_PBL */
55
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080056#define CONFIG_SRIO_PCIE_BOOT_MASTER
57#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
58/* Set 1M boot space */
59#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
60#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
61 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
62#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080063#endif
64
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080065#ifndef CONFIG_RESET_VECTOR_ADDRESS
66#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
67#endif
68
69/*
70 * These can be toggled for performance analysis, otherwise use default.
71 */
72#define CONFIG_SYS_CACHE_STASHING
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080073#ifdef CONFIG_DDR_ECC
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080074#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
75#endif
76
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080077/*
78 * Config the L3 Cache as L3 SRAM
79 */
Shengzhou Liub19e2882014-04-18 16:43:39 +080080#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
81#define CONFIG_SYS_L3_SIZE (512 << 10)
Tom Rinia09fea12019-11-18 20:02:10 -050082#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080083
84#define CONFIG_SYS_DCSRBAR 0xf0000000
85#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
86
87/* EEPROM */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080088#define CONFIG_SYS_I2C_EEPROM_NXID
89#define CONFIG_SYS_EEPROM_BUS_NUM 0
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080090
91/*
92 * DDR Setup
93 */
94#define CONFIG_VERY_BIG_RAM
95#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
96#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080097#define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
98#define SPD_EEPROM_ADDRESS1 0x51
99#define SPD_EEPROM_ADDRESS2 0x52
100#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
101#define CTRL_INTLV_PREFERED cacheline
102
103/*
104 * IFC Definitions
105 */
106#define CONFIG_SYS_FLASH_BASE 0xe0000000
107#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
108#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
109#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
110 + 0x8000000) | \
111 CSPR_PORT_SIZE_16 | \
112 CSPR_MSEL_NOR | \
113 CSPR_V)
114#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
115#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
116 CSPR_PORT_SIZE_16 | \
117 CSPR_MSEL_NOR | \
118 CSPR_V)
119#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
120/* NOR Flash Timing Params */
121#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
122
123#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
124 FTIM0_NOR_TEADC(0x5) | \
125 FTIM0_NOR_TEAHC(0x5))
126#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
127 FTIM1_NOR_TRAD_NOR(0x1A) |\
128 FTIM1_NOR_TSEQRAD_NOR(0x13))
129#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
130 FTIM2_NOR_TCH(0x4) | \
131 FTIM2_NOR_TWPH(0x0E) | \
132 FTIM2_NOR_TWP(0x1c))
133#define CONFIG_SYS_NOR_FTIM3 0x0
134
135#define CONFIG_SYS_FLASH_QUIET_TEST
136#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
137
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800138#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
139#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
140#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
141
142#define CONFIG_SYS_FLASH_EMPTY_INFO
143#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
144 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
145
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800146#define QIXIS_BASE 0xffdf0000
147#define QIXIS_LBMAP_SWITCH 6
148#define QIXIS_LBMAP_MASK 0x0f
149#define QIXIS_LBMAP_SHIFT 0
150#define QIXIS_LBMAP_DFLTBANK 0x00
151#define QIXIS_LBMAP_ALTBANK 0x04
York Sun46caebc2016-04-07 09:52:11 -0700152#define QIXIS_LBMAP_NAND 0x09
153#define QIXIS_LBMAP_SD 0x00
154#define QIXIS_RCW_SRC_NAND 0x104
155#define QIXIS_RCW_SRC_SD 0x040
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800156#define QIXIS_RST_CTL_RESET 0x83
157#define QIXIS_RST_FORCE_MEM 0x1
158#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
159#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
160#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
161#define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
162
163#define CONFIG_SYS_CSPR3_EXT (0xf)
164#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
165 | CSPR_PORT_SIZE_8 \
166 | CSPR_MSEL_GPCM \
167 | CSPR_V)
Rajesh Bhagat088d52c2018-11-05 18:01:19 +0000168#define CONFIG_SYS_AMASK3 IFC_AMASK(64 * 1024)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800169#define CONFIG_SYS_CSOR3 0x0
170/* QIXIS Timing parameters for IFC CS3 */
171#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
172 FTIM0_GPCM_TEADC(0x0e) | \
173 FTIM0_GPCM_TEAHC(0x0e))
174#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
175 FTIM1_GPCM_TRAD(0x3f))
176#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shengzhou Liu6b7679c2014-03-06 15:07:39 +0800177 FTIM2_GPCM_TCH(0x8) | \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800178 FTIM2_GPCM_TWP(0x1f))
179#define CONFIG_SYS_CS3_FTIM3 0x0
180
181/* NAND Flash on IFC */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800182#define CONFIG_SYS_NAND_BASE 0xff800000
183#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
184
185#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
186#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
187 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
188 | CSPR_MSEL_NAND /* MSEL = NAND */ \
189 | CSPR_V)
190#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
191
192#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
193 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
194 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
195 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
196 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
197 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
198 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
199
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800200/* ONFI NAND Flash mode0 Timing Params */
201#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
202 FTIM0_NAND_TWP(0x18) | \
203 FTIM0_NAND_TWCHT(0x07) | \
204 FTIM0_NAND_TWH(0x0a))
205#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
206 FTIM1_NAND_TWBE(0x39) | \
207 FTIM1_NAND_TRR(0x0e) | \
208 FTIM1_NAND_TRP(0x18))
209#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
210 FTIM2_NAND_TREH(0x0a) | \
211 FTIM2_NAND_TWHRE(0x1e))
212#define CONFIG_SYS_NAND_FTIM3 0x0
213
214#define CONFIG_SYS_NAND_DDR_LAW 11
215#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
216#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800217
Miquel Raynal88718be2019-10-03 19:50:03 +0200218#if defined(CONFIG_MTD_RAW_NAND)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800219#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
220#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
221#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
222#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
223#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
224#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
225#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
226#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
Shengzhou Liu22cbf962014-03-13 10:19:00 +0800227#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
228#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
229#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
230#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
231#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
232#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
233#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
234#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
235#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
236#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800237#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
238#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
239#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
240#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
241#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
242#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
243#else
244#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
245#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
246#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
247#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
248#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
249#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
250#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
251#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
Shengzhou Liu22cbf962014-03-13 10:19:00 +0800252#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
253#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
254#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
255#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
256#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
257#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
258#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
259#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800260#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
261#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
262#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
263#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
264#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
265#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
266#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
267#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
268#endif
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800269
270#if defined(CONFIG_RAMBOOT_PBL)
271#define CONFIG_SYS_RAMBOOT
272#endif
273
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800274#define CONFIG_HWCONFIG
275
276/* define to use L1 as initial stack */
277#define CONFIG_L1_INIT_RAM
278#define CONFIG_SYS_INIT_RAM_LOCK
279#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
280#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunb3142e22015-08-17 13:31:51 -0700281#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800282/* The assembler doesn't like typecast */
283#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
284 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
285 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
286#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
Tom Rini4c97c8c2022-05-24 14:14:02 -0400287#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530288#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800289
290/*
291 * Serial Port
292 */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800293#define CONFIG_SYS_NS16550_SERIAL
294#define CONFIG_SYS_NS16550_REG_SIZE 1
295#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
296#define CONFIG_SYS_BAUDRATE_TABLE \
297 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
298#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
299#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
300#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
301#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
302
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800303/*
304 * I2C
305 */
Biwen Li8e4be6d2020-05-01 20:04:19 +0800306
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800307#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
308#define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
309#define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
310#define I2C_MUX_CH_DEFAULT 0x8
311
Ying Zhang3ad27372014-10-31 18:06:18 +0800312#define I2C_MUX_CH_VOL_MONITOR 0xa
313
314/* Voltage monitor on channel 2*/
315#define I2C_VOL_MONITOR_ADDR 0x40
316#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
317#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
318#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
319
Ying Zhang3ad27372014-10-31 18:06:18 +0800320/* The lowest and highest voltage allowed for T208xQDS */
321#define VDD_MV_MIN 819
322#define VDD_MV_MAX 1212
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800323
324/*
325 * RapidIO
326 */
327#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
328#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
329#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
330#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
331#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
332#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
333/*
334 * for slave u-boot IMAGE instored in master memory space,
335 * PHYS must be aligned based on the SIZE
336 */
Liu Gange4911812014-05-15 14:30:34 +0800337#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
338#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
339#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
340#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800341/*
342 * for slave UCODE and ENV instored in master memory space,
343 * PHYS must be aligned based on the SIZE
344 */
Liu Gange4911812014-05-15 14:30:34 +0800345#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800346#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
347#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
348
349/* slave core release by master*/
350#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
351#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
352
353/*
354 * SRIO_PCIE_BOOT - SLAVE
355 */
356#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
357#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
358#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
359 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
360#endif
361
362/*
363 * eSPI - Enhanced SPI
364 */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800365
366/*
367 * General PCI
368 * Memory space is mapped 1-1, but I/O space must start from 0.
369 */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800370/* controller 1, direct to uli, tgtid 3, Base address 20000 */
371#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800372#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800373#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800374#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800375
376/* controller 2, Slot 2, tgtid 2, Base address 201000 */
377#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800378#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800379#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800380#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800381
382/* controller 3, Slot 1, tgtid 1, Base address 202000 */
383#define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800384#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800385#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800386#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800387
388/* controller 4, Base address 203000 */
389#define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800390#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800391#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800392
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800393/* Qman/Bman */
394#ifndef CONFIG_NOBQFMAN
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800395#define CONFIG_SYS_BMAN_NUM_PORTALS 18
396#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
397#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
398#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500399#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
400#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
401#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
402#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
403#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
404 CONFIG_SYS_BMAN_CENA_SIZE)
405#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
406#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800407#define CONFIG_SYS_QMAN_NUM_PORTALS 18
408#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
409#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
410#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500411#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
412#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
413#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
414#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
415#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
416 CONFIG_SYS_QMAN_CENA_SIZE)
417#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
418#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800419
420#define CONFIG_SYS_DPAA_FMAN
421#define CONFIG_SYS_DPAA_PME
422#define CONFIG_SYS_PMAN
423#define CONFIG_SYS_DPAA_DCE
424#define CONFIG_SYS_DPAA_RMAN /* RMan */
425#define CONFIG_SYS_INTERLAKEN
426
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800427#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
428#endif /* CONFIG_NOBQFMAN */
429
430#ifdef CONFIG_SYS_DPAA_FMAN
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800431#define RGMII_PHY1_ADDR 0x1
432#define RGMII_PHY2_ADDR 0x2
433#define FM1_10GEC1_PHY_ADDR 0x3
434#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
435#define SGMII_CARD_PORT2_PHY_ADDR 0x1D
436#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
437#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
438#endif
439
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800440/*
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800441 * USB
442 */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800443
444/*
445 * SDHC
446 */
447#ifdef CONFIG_MMC
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800448#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
449#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800450#endif
451
Shengzhou Liu9941cf72014-04-02 14:28:34 +0800452/*
453 * Dynamic MTD Partition support with mtdparts
454 */
Shengzhou Liu9941cf72014-04-02 14:28:34 +0800455
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800456/*
457 * Environment
458 */
459#define CONFIG_LOADS_ECHO /* echo on for serial download */
460#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
461
462/*
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800463 * Miscellaneous configurable options
464 */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800465
466/*
467 * For booting Linux, the board info and command line data
468 * have to be in the first 64 MB of memory, since this is
469 * the maximum mapped by the Linux kernel during initialization.
470 */
471#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
472#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
473
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800474/*
475 * Environment Configuration
476 */
477#define CONFIG_ROOTPATH "/opt/nfsroot"
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800478#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
479
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800480#define __USB_PHY_TYPE utmi
481
482#define CONFIG_EXTRA_ENV_SETTINGS \
483 "hwconfig=fsl_ddr:" \
484 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
485 "bank_intlv=auto;" \
486 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
487 "netdev=eth0\0" \
488 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
489 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
490 "tftpflash=tftpboot $loadaddr $uboot && " \
491 "protect off $ubootaddr +$filesize && " \
492 "erase $ubootaddr +$filesize && " \
493 "cp.b $loadaddr $ubootaddr $filesize && " \
494 "protect on $ubootaddr +$filesize && " \
495 "cmp.b $loadaddr $ubootaddr $filesize\0" \
496 "consoledev=ttyS0\0" \
497 "ramdiskaddr=2000000\0" \
498 "ramdiskfile=t2080qds/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500499 "fdtaddr=1e00000\0" \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800500 "fdtfile=t2080qds/t2080qds.dtb\0" \
Kim Phillips32465842014-05-14 19:33:45 -0500501 "bdev=sda3\0"
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800502
503/*
504 * For emulation this causes u-boot to jump to the start of the
505 * proof point app code automatically
506 */
Tom Rini7ae1b082021-08-19 14:29:00 -0400507#define PROOF_POINTS \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800508 "setenv bootargs root=/dev/$bdev rw " \
509 "console=$consoledev,$baudrate $othbootargs;" \
510 "cpu 1 release 0x29000000 - - -;" \
511 "cpu 2 release 0x29000000 - - -;" \
512 "cpu 3 release 0x29000000 - - -;" \
513 "cpu 4 release 0x29000000 - - -;" \
514 "cpu 5 release 0x29000000 - - -;" \
515 "cpu 6 release 0x29000000 - - -;" \
516 "cpu 7 release 0x29000000 - - -;" \
517 "go 0x29000000"
518
Tom Rini7ae1b082021-08-19 14:29:00 -0400519#define HVBOOT \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800520 "setenv bootargs config-addr=0x60000000; " \
521 "bootm 0x01000000 - 0x00f00000"
522
Tom Rini7ae1b082021-08-19 14:29:00 -0400523#define ALU \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800524 "setenv bootargs root=/dev/$bdev rw " \
525 "console=$consoledev,$baudrate $othbootargs;" \
526 "cpu 1 release 0x01000000 - - -;" \
527 "cpu 2 release 0x01000000 - - -;" \
528 "cpu 3 release 0x01000000 - - -;" \
529 "cpu 4 release 0x01000000 - - -;" \
530 "cpu 5 release 0x01000000 - - -;" \
531 "cpu 6 release 0x01000000 - - -;" \
532 "cpu 7 release 0x01000000 - - -;" \
533 "go 0x01000000"
534
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800535#include <asm/fsl_secure_boot.h>
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530536
Shengzhou Liu254887a2014-02-21 13:16:19 +0800537#endif /* __T208xQDS_H */