blob: 0d8e26f8aab8abb7e4a665d7431d905f9b5ca883 [file] [log] [blame]
wdenk3f85ce22004-02-23 16:11:30 +00001/*
2 * Copyright (c) 2004 Picture Elements, Inc.
3 * Stephen Williams (XXXXXXXXXXXXXXXX)
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk3f85ce22004-02-23 16:11:30 +00006 */
wdenk3f85ce22004-02-23 16:11:30 +00007
8/*
9 * The Xilinx SystemACE chip support is activated by defining
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020010 * CONFIG_SYSTEMACE to turn on support, and CONFIG_SYS_SYSTEMACE_BASE
wdenk3f85ce22004-02-23 16:11:30 +000011 * to set the base address of the device. This code currently
12 * assumes that the chip is connected via a byte-wide bus.
13 *
14 * The CONFIG_SYSTEMACE also adds to fat support the device class
15 * "ace" that allows the user to execute "fatls ace 0" and the
16 * like. This works by making the systemace_get_dev function
17 * available to cmd_fat.c:get_dev and filling in a block device
18 * description that has all the bits needed for FAT support to
19 * read sectors.
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +020020 *
Wolfgang Denkfe599e12005-08-07 23:55:50 +020021 * According to Xilinx technical support, before accessing the
22 * SystemACE CF you need to set the following control bits:
Grant Likely984618f2007-02-20 09:05:16 +010023 * FORCECFGMODE : 1
24 * CFGMODE : 0
25 * CFGSTART : 0
wdenk3f85ce22004-02-23 16:11:30 +000026 */
27
Grant Likely984618f2007-02-20 09:05:16 +010028#include <common.h>
29#include <command.h>
30#include <systemace.h>
31#include <part.h>
32#include <asm/io.h>
wdenk3f85ce22004-02-23 16:11:30 +000033
wdenk3f85ce22004-02-23 16:11:30 +000034/*
35 * The ace_readw and writew functions read/write 16bit words, but the
36 * offset value is the BYTE offset as most used in the Xilinx
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020037 * datasheet for the SystemACE chip. The CONFIG_SYS_SYSTEMACE_BASE is defined
wdenk3f85ce22004-02-23 16:11:30 +000038 * to be the base address for the chip, usually in the local
39 * peripheral bus.
40 */
wdenk3f85ce22004-02-23 16:11:30 +000041
Michal Simek5340a7f2012-07-04 12:09:45 +020042static u32 base = CONFIG_SYS_SYSTEMACE_BASE;
43static u32 width = CONFIG_SYS_SYSTEMACE_WIDTH;
44
45static void ace_writew(u16 val, unsigned off)
46{
47 if (width == 8) {
48#if !defined(__BIG_ENDIAN)
49 writeb(val >> 8, base + off);
50 writeb(val, base + off + 1);
51#else
52 writeb(val, base + off);
53 writeb(val >> 8, base + off + 1);
54#endif
Alexey Brodkin7cde9f32013-01-03 13:35:23 +040055 } else
56 out16(base + off, val);
Michal Simek5340a7f2012-07-04 12:09:45 +020057}
58
59static u16 ace_readw(unsigned off)
60{
61 if (width == 8) {
62#if !defined(__BIG_ENDIAN)
63 return (readb(base + off) << 8) | readb(base + off + 1);
64#else
65 return readb(base + off) | (readb(base + off + 1) << 8);
66#endif
67 }
68
69 return in16(base + off);
70}
wdenk3f85ce22004-02-23 16:11:30 +000071
Simon Glass4101f682016-02-29 15:25:34 -070072static unsigned long systemace_read(struct blk_desc *block_dev,
Stephen Warren7c4213f2015-12-07 11:38:48 -070073 unsigned long start, lbaint_t blkcnt,
74 void *buffer);
wdenk3f85ce22004-02-23 16:11:30 +000075
Simon Glass4101f682016-02-29 15:25:34 -070076static struct blk_desc systemace_dev = { 0 };
wdenk3f85ce22004-02-23 16:11:30 +000077
78static int get_cf_lock(void)
79{
Grant Likely984618f2007-02-20 09:05:16 +010080 int retry = 10;
wdenk3f85ce22004-02-23 16:11:30 +000081
82 /* CONTROLREG = LOCKREG */
Grant Likely984618f2007-02-20 09:05:16 +010083 unsigned val = ace_readw(0x18);
84 val |= 0x0002;
85 ace_writew((val & 0xffff), 0x18);
wdenk3f85ce22004-02-23 16:11:30 +000086
87 /* Wait for MPULOCK in STATUSREG[15:0] */
Grant Likely984618f2007-02-20 09:05:16 +010088 while (!(ace_readw(0x04) & 0x0002)) {
wdenk3f85ce22004-02-23 16:11:30 +000089
Grant Likely984618f2007-02-20 09:05:16 +010090 if (retry < 0)
91 return -1;
wdenk3f85ce22004-02-23 16:11:30 +000092
Grant Likely984618f2007-02-20 09:05:16 +010093 udelay(100000);
94 retry -= 1;
95 }
wdenk3f85ce22004-02-23 16:11:30 +000096
Grant Likely984618f2007-02-20 09:05:16 +010097 return 0;
wdenk3f85ce22004-02-23 16:11:30 +000098}
99
100static void release_cf_lock(void)
101{
Grant Likely984618f2007-02-20 09:05:16 +0100102 unsigned val = ace_readw(0x18);
103 val &= ~(0x0002);
104 ace_writew((val & 0xffff), 0x18);
wdenk3f85ce22004-02-23 16:11:30 +0000105}
106
Matthew McClintockdf3fc522011-05-24 05:31:19 +0000107#ifdef CONFIG_PARTITIONS
Simon Glass4101f682016-02-29 15:25:34 -0700108struct blk_desc *systemace_get_dev(int dev)
wdenk3f85ce22004-02-23 16:11:30 +0000109{
110 /* The first time through this, the systemace_dev object is
111 not yet initialized. In that case, fill it in. */
Grant Likely984618f2007-02-20 09:05:16 +0100112 if (systemace_dev.blksz == 0) {
113 systemace_dev.if_type = IF_TYPE_UNKNOWN;
Simon Glassbcce53d2016-02-29 15:25:51 -0700114 systemace_dev.devnum = 0;
Grant Likely984618f2007-02-20 09:05:16 +0100115 systemace_dev.part_type = PART_TYPE_UNKNOWN;
116 systemace_dev.type = DEV_TYPE_HARDDISK;
117 systemace_dev.blksz = 512;
Egbert Eich0472fbf2013-04-09 21:11:56 +0000118 systemace_dev.log2blksz = LOG2(systemace_dev.blksz);
Grant Likely984618f2007-02-20 09:05:16 +0100119 systemace_dev.removable = 1;
120 systemace_dev.block_read = systemace_read;
Wolfgang Denkfe599e12005-08-07 23:55:50 +0200121
Stefan Roesed93e2212007-02-20 13:17:42 +0100122 /*
Stefan Roese8274ec02007-02-22 07:40:23 +0100123 * Ensure the correct bus mode (8/16 bits) gets enabled
Stefan Roesed93e2212007-02-20 13:17:42 +0100124 */
Michal Simek5340a7f2012-07-04 12:09:45 +0200125 ace_writew(width == 8 ? 0 : 0x0001, 0);
Stefan Roesed93e2212007-02-20 13:17:42 +0100126
Simon Glass3e8bd462016-02-29 15:25:48 -0700127 part_init(&systemace_dev);
Wolfgang Denkfe599e12005-08-07 23:55:50 +0200128
Grant Likely984618f2007-02-20 09:05:16 +0100129 }
wdenk3f85ce22004-02-23 16:11:30 +0000130
Grant Likely984618f2007-02-20 09:05:16 +0100131 return &systemace_dev;
wdenk3f85ce22004-02-23 16:11:30 +0000132}
Matthew McClintockdf3fc522011-05-24 05:31:19 +0000133#endif
wdenk3f85ce22004-02-23 16:11:30 +0000134
Simon Glass3ef85e32016-05-01 11:36:04 -0600135static int systemace_get_devp(int dev, struct blk_desc **descp)
136{
137 *descp = systemace_get_dev(dev);
138
139 return 0;
140}
141
wdenk3f85ce22004-02-23 16:11:30 +0000142/*
143 * This function is called (by dereferencing the block_read pointer in
144 * the dev_desc) to read blocks of data. The return value is the
145 * number of blocks read. A zero return indicates an error.
146 */
Simon Glass4101f682016-02-29 15:25:34 -0700147static unsigned long systemace_read(struct blk_desc *block_dev,
Stephen Warren7c4213f2015-12-07 11:38:48 -0700148 unsigned long start, lbaint_t blkcnt,
149 void *buffer)
wdenk3f85ce22004-02-23 16:11:30 +0000150{
Grant Likely984618f2007-02-20 09:05:16 +0100151 int retry;
152 unsigned blk_countdown;
Grant Likelyeb867a72007-02-20 09:05:45 +0100153 unsigned char *dp = buffer;
Grant Likely984618f2007-02-20 09:05:16 +0100154 unsigned val;
wdenk3f85ce22004-02-23 16:11:30 +0000155
Grant Likely984618f2007-02-20 09:05:16 +0100156 if (get_cf_lock() < 0) {
157 unsigned status = ace_readw(0x04);
wdenk3f85ce22004-02-23 16:11:30 +0000158
Grant Likely984618f2007-02-20 09:05:16 +0100159 /* If CFDETECT is false, card is missing. */
160 if (!(status & 0x0010)) {
161 printf("** CompactFlash card not present. **\n");
162 return 0;
163 }
wdenk3f85ce22004-02-23 16:11:30 +0000164
Grant Likely984618f2007-02-20 09:05:16 +0100165 printf("**** ACE locked away from me (STATUSREG=%04x)\n",
166 status);
167 return 0;
168 }
wdenke7c85682004-02-27 08:21:54 +0000169#ifdef DEBUG_SYSTEMACE
Grant Likely984618f2007-02-20 09:05:16 +0100170 printf("... systemace read %lu sectors at %lu\n", blkcnt, start);
wdenke7c85682004-02-27 08:21:54 +0000171#endif
172
Grant Likely984618f2007-02-20 09:05:16 +0100173 retry = 2000;
174 for (;;) {
175 val = ace_readw(0x04);
wdenk3f85ce22004-02-23 16:11:30 +0000176
Grant Likely984618f2007-02-20 09:05:16 +0100177 /* If CFDETECT is false, card is missing. */
178 if (!(val & 0x0010)) {
179 printf("**** ACE CompactFlash not found.\n");
180 release_cf_lock();
181 return 0;
182 }
wdenk3f85ce22004-02-23 16:11:30 +0000183
Grant Likely984618f2007-02-20 09:05:16 +0100184 /* If RDYFORCMD, then we are ready to go. */
185 if (val & 0x0100)
186 break;
wdenk3f85ce22004-02-23 16:11:30 +0000187
Grant Likely984618f2007-02-20 09:05:16 +0100188 if (retry < 0) {
189 printf("**** SystemACE not ready.\n");
190 release_cf_lock();
191 return 0;
192 }
wdenk3f85ce22004-02-23 16:11:30 +0000193
Grant Likely984618f2007-02-20 09:05:16 +0100194 udelay(1000);
195 retry -= 1;
196 }
wdenk3f85ce22004-02-23 16:11:30 +0000197
wdenke7c85682004-02-27 08:21:54 +0000198 /* The SystemACE can only transfer 256 sectors at a time, so
199 limit the current chunk of sectors. The blk_countdown
200 variable is the number of sectors left to transfer. */
wdenk3f85ce22004-02-23 16:11:30 +0000201
Grant Likely984618f2007-02-20 09:05:16 +0100202 blk_countdown = blkcnt;
203 while (blk_countdown > 0) {
204 unsigned trans = blk_countdown;
wdenk3f85ce22004-02-23 16:11:30 +0000205
Grant Likely984618f2007-02-20 09:05:16 +0100206 if (trans > 256)
207 trans = 256;
wdenk3f85ce22004-02-23 16:11:30 +0000208
wdenke7c85682004-02-27 08:21:54 +0000209#ifdef DEBUG_SYSTEMACE
Grant Likely984618f2007-02-20 09:05:16 +0100210 printf("... transfer %lu sector in a chunk\n", trans);
wdenke7c85682004-02-27 08:21:54 +0000211#endif
Grant Likely984618f2007-02-20 09:05:16 +0100212 /* Write LBA block address */
213 ace_writew((start >> 0) & 0xffff, 0x10);
Stefan Roesed93e2212007-02-20 13:17:42 +0100214 ace_writew((start >> 16) & 0x0fff, 0x12);
wdenk3f85ce22004-02-23 16:11:30 +0000215
Grant Likely984618f2007-02-20 09:05:16 +0100216 /* NOTE: in the Write Sector count below, a count of 0
217 causes a transfer of 256, so &0xff gives the right
218 value for whatever transfer count we want. */
wdenke7c85682004-02-27 08:21:54 +0000219
Grant Likely984618f2007-02-20 09:05:16 +0100220 /* Write sector count | ReadMemCardData. */
221 ace_writew((trans & 0xff) | 0x0300, 0x14);
wdenke7c85682004-02-27 08:21:54 +0000222
Wolfgang Denkd62f64c2007-05-16 00:13:33 +0200223/*
Michal Simek32556442007-04-21 21:07:22 +0200224 * For FPGA configuration via SystemACE is reset unacceptable
225 * CFGDONE bit in STATUSREG is not set to 1.
226 */
227#ifndef SYSTEMACE_CONFIG_FPGA
Grant Likely984618f2007-02-20 09:05:16 +0100228 /* Reset the configruation controller */
229 val = ace_readw(0x18);
230 val |= 0x0080;
231 ace_writew(val, 0x18);
Michal Simek32556442007-04-21 21:07:22 +0200232#endif
Wolfgang Denkfe599e12005-08-07 23:55:50 +0200233
Grant Likely984618f2007-02-20 09:05:16 +0100234 retry = trans * 16;
235 while (retry > 0) {
236 int idx;
wdenke7c85682004-02-27 08:21:54 +0000237
Grant Likely984618f2007-02-20 09:05:16 +0100238 /* Wait for buffer to become ready. */
239 while (!(ace_readw(0x04) & 0x0020)) {
240 udelay(100);
241 }
wdenke7c85682004-02-27 08:21:54 +0000242
Grant Likely984618f2007-02-20 09:05:16 +0100243 /* Read 16 words of 2bytes from the sector buffer. */
244 for (idx = 0; idx < 16; idx += 1) {
245 unsigned short val = ace_readw(0x40);
246 *dp++ = val & 0xff;
247 *dp++ = (val >> 8) & 0xff;
248 }
wdenke7c85682004-02-27 08:21:54 +0000249
Grant Likely984618f2007-02-20 09:05:16 +0100250 retry -= 1;
251 }
wdenk3f85ce22004-02-23 16:11:30 +0000252
Grant Likely984618f2007-02-20 09:05:16 +0100253 /* Clear the configruation controller reset */
254 val = ace_readw(0x18);
255 val &= ~0x0080;
256 ace_writew(val, 0x18);
Wolfgang Denkfe599e12005-08-07 23:55:50 +0200257
Grant Likely984618f2007-02-20 09:05:16 +0100258 /* Count the blocks we transfer this time. */
259 start += trans;
260 blk_countdown -= trans;
261 }
wdenk3f85ce22004-02-23 16:11:30 +0000262
Grant Likely984618f2007-02-20 09:05:16 +0100263 release_cf_lock();
wdenk3f85ce22004-02-23 16:11:30 +0000264
Grant Likely984618f2007-02-20 09:05:16 +0100265 return blkcnt;
wdenk3f85ce22004-02-23 16:11:30 +0000266}
Simon Glass3ef85e32016-05-01 11:36:04 -0600267
268U_BOOT_LEGACY_BLK(systemace) = {
269 .if_typename = "ace",
270 .if_type = IF_TYPE_SYSTEMACE,
271 .max_devs = 1,
272 .get_dev = systemace_get_devp,
273};