blob: 0b6453b139c7e55cda699903540b88a0d5101ffc [file] [log] [blame]
wdenkba91e262005-05-30 23:55:42 +00001/*
2 * (C) Copyright 2004
3 * Elmeg Communications Systems GmbH, Juergen Selent (j.selent@elmeg.de)
4 *
5 * Support for the Elmeg VoVPN Gateway Module
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#ifndef __CONFIG_H
24#define __CONFIG_H
25
26/* define cpu used */
27#define CONFIG_MPC8272 1
28
29/* define busmode: 8260 */
30#undef CONFIG_BUSMODE_60x
31
Wolfgang Denk2ae18242010-10-06 09:05:45 +020032#define CONFIG_SYS_TEXT_BASE 0xfff00000
33
wdenkba91e262005-05-30 23:55:42 +000034/* system clock rate (CLKIN) - equal to the 60x and local bus speed */
35#ifdef CONFIG_CLKIN_66MHz
36#define CONFIG_8260_CLKIN 66666666 /* in Hz */
37#else
38#define CONFIG_8260_CLKIN 100000000 /* in Hz */
39#endif
40
41/* call board_early_init_f */
42#define CONFIG_BOARD_EARLY_INIT_F 1
43
44/* have misc_init_r() function */
45#define CONFIG_MISC_INIT_R 1
46
47/* have reset_phy_r() function */
48#define CONFIG_RESET_PHY_R 1
49
50/* have special reset function */
51#define CONFIG_HAVE_OWN_RESET 1
52
53/* allow serial and ethaddr to be overwritten */
54#define CONFIG_ENV_OVERWRITE
55
56/* watchdog disabled */
57#undef CONFIG_WATCHDOG
58
59/* include support for bzip2 compressed images */
60#undef CONFIG_BZIP2
61
62/* status led */
63#undef CONFIG_STATUS_LED /* XXX jse */
64
65/* vendor parameter protection */
66#define CONFIG_ENV_OVERWRITE
67
68/*
69 * select serial console configuration
70 *
71 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
72 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
73 * for SCC).
74 */
75#define CONFIG_CONS_ON_SMC
76#undef CONFIG_CONS_ON_SCC
77#undef CONFIG_CONS_NONE
78#define CONFIG_CONS_INDEX 1
79
80/* serial port default baudrate */
81#define CONFIG_BAUDRATE 115200
82
83/* echo on for serial download */
84#define CONFIG_LOADS_ECHO 1
85
86/* don't allow baudrate change */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087#undef CONFIG_SYS_LOADS_BAUD_CHANGE
wdenkba91e262005-05-30 23:55:42 +000088
wdenkba91e262005-05-30 23:55:42 +000089/*
90 * select ethernet configuration
91 *
92 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
93 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
94 * for FCC)
95 *
96 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
Jon Loeliger639221c2007-07-09 17:15:49 -050097 * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
wdenkba91e262005-05-30 23:55:42 +000098 */
99#undef CONFIG_ETHER_ON_SCC
100#define CONFIG_ETHER_ON_FCC
101#undef CONFIG_ETHER_NONE
102
103#ifdef CONFIG_ETHER_ON_FCC
104
105/* which SCC/FCC channel for ethernet */
106#define CONFIG_ETHER_INDEX 1
107
108/* Marvell Switch SMI base addr */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#define CONFIG_SYS_PHY_ADDR 0x10
wdenkba91e262005-05-30 23:55:42 +0000110
111/* FCC1 RMII REFCLK is CLK10 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_CMXFCR_VALUE CMXFCR_TF1CS_CLK10
113#define CONFIG_SYS_CMXFCR_MASK (CMXFCR_FC1|CMXFCR_TF1CS_MSK)
wdenkba91e262005-05-30 23:55:42 +0000114
115/* BDs and buffers on 60x bus */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_CPMFCR_RAMTYPE 0
wdenkba91e262005-05-30 23:55:42 +0000117
118/* Local Protect, Full duplex, Flowcontrol, RMII */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_FCC_PSMR (FCC_PSMR_LPB|FCC_PSMR_FDE|\
wdenkba91e262005-05-30 23:55:42 +0000120 FCC_PSMR_FCE|FCC_PSMR_RMII)
121
122/* bit-bang MII PHY management */
123#define CONFIG_BITBANGMII
124
125#define MDIO_PORT 1 /* Port B */
Luigi 'Comio' Mantellinibe225442009-10-10 12:42:22 +0200126
127#define MDIO_DECLARE volatile ioport_t *iop = ioport_addr ( \
128 (immap_t *) CONFIG_SYS_IMMR, MDIO_PORT )
129#define MDC_DECLARE MDIO_DECLARE
130
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_MDIO_PIN 0x00002000 /* PB18 */
132#define CONFIG_SYS_MDC_PIN 0x00001000 /* PB19 */
133#define MDIO_ACTIVE (iop->pdir |= CONFIG_SYS_MDIO_PIN)
134#define MDIO_TRISTATE (iop->pdir &= ~CONFIG_SYS_MDIO_PIN)
135#define MDIO_READ ((iop->pdat & CONFIG_SYS_MDIO_PIN) != 0)
136#define MDIO(bit) if(bit) iop->pdat |= CONFIG_SYS_MDIO_PIN; \
137 else iop->pdat &= ~CONFIG_SYS_MDIO_PIN
138#define MDC(bit) if(bit) iop->pdat |= CONFIG_SYS_MDC_PIN; \
139 else iop->pdat &= ~CONFIG_SYS_MDC_PIN
wdenkba91e262005-05-30 23:55:42 +0000140#define MIIDELAY udelay(1)
141
142#endif
143
Jon Loeligera5562902007-07-08 15:31:57 -0500144/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -0500145 * BOOTP options
146 */
147#define CONFIG_BOOTP_BOOTFILESIZE
148#define CONFIG_BOOTP_BOOTPATH
149#define CONFIG_BOOTP_GATEWAY
150#define CONFIG_BOOTP_HOSTNAME
151
152
153/*
Jon Loeligera5562902007-07-08 15:31:57 -0500154 * Command line configuration.
155 */
wdenkba91e262005-05-30 23:55:42 +0000156
Jon Loeligera5562902007-07-08 15:31:57 -0500157#define CONFIG_CMD_BDI
158#define CONFIG_CMD_CONSOLE
159#define CONFIG_CMD_ECHO
Jon Loeligera5562902007-07-08 15:31:57 -0500160#define CONFIG_CMD_FLASH
161#define CONFIG_CMD_IMI
162#define CONFIG_CMD_IMLS
163#define CONFIG_CMD_LOADB
164#define CONFIG_CMD_MEMORY
165#define CONFIG_CMD_MISC
166#define CONFIG_CMD_NET
167#define CONFIG_CMD_PING
168#define CONFIG_CMD_RUN
Wolfgang Denk74de7ae2009-04-01 23:34:12 +0200169#define CONFIG_CMD_SAVEENV
170#define CONFIG_CMD_SOURCE
Jon Loeligera5562902007-07-08 15:31:57 -0500171
wdenkba91e262005-05-30 23:55:42 +0000172
173/*
174 * boot options & environment
175 */
176#define CONFIG_BOOTDELAY 3
177#define CONFIG_BOOTCOMMAND "run flash_self"
178#undef CONFIG_BOOTARGS
179#define CONFIG_EXTRA_ENV_SETTINGS \
180"clean_nv=erase fff20000 ffffffff\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100181"update_boss=tftp 100000 PPC/logic157.bin; protect off fff00000 ffffffff; erase fff00000 ffffffff; cp.b 100000 fff00000 ${filesize}; tftp 100000 PPC/bootmon157.bin; cp.b 100000 fff20000 ${filesize}\0" \
182"update_lx=tftp 100000 ${kernel}; erase ${kernel_addr} ffefffff; cp.b 100000 ${kernel_addr} ${filesize}\0" \
183"update_fs=tftp 100000 ${fs}.${fstype}; erase ff840000 ffdfffff; cp.b 100000 ff840000 ${filesize}\0" \
184"update_ub=tftp 100000 ${uboot}; protect off fff00000 fff1ffff; erase fff00000 fff1ffff; cp.b 100000 fff00000 ${filesize}; protect off ff820000 ff83ffff; erase ff820000 ff83ffff\0" \
185"flashargs=setenv bootargs root=${rootdev} rw rootfstype=${fstype}\0" \
186"nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath}\0" \
187"addip=setenv bootargs ${bootargs} ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}:${netdev}:off\0" \
188"addmisc=setenv bootargs ${bootargs} console=${console},${baudrate} ethaddr=${ethaddr} panic=1\0" \
189"net_nfs=tftpboot 400000 ${kernel}; run nfsargs addip addmisc; bootm\0" \
190"net_self=tftpboot 400000 ${kernel}; run flashargs addmisc; bootm\0" \
191"flash_self=run flashargs addmisc; bootm ${kernel_addr}\0" \
192"flash_nfs=run nfsargs addip addmisc; bootm ${kernel_addr}\0" \
wdenkba91e262005-05-30 23:55:42 +0000193"fstype=cramfs\0" \
194"rootpath=/root_fs\0" \
195"uboot=PPC/u-boot.bin\0" \
196"kernel=PPC/uImage\0" \
197"kernel_addr=ffe00000\0" \
198"fs=PPC/root_fs\0" \
199"console=ttyS0\0" \
200"netdev=eth0\0" \
201"rootdev=31:3\0" \
202"ethaddr=00:09:4f:01:02:03\0" \
203"ipaddr=10.0.0.201\0" \
204"netmask=255.255.255.0\0" \
205"serverip=10.0.0.136\0" \
206"gatewayip=10.0.0.10\0" \
207"hostname=bastard\0" \
208""
209
210
211/*
212 * miscellaneous configurable options
213 */
214
215/* undef to save memory */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216#define CONFIG_SYS_LONGHELP
wdenkba91e262005-05-30 23:55:42 +0000217
218/* monitor command prompt */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_PROMPT "=> "
wdenkba91e262005-05-30 23:55:42 +0000220
221/* console i/o buffer size */
Jon Loeligera5562902007-07-08 15:31:57 -0500222#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#define CONFIG_SYS_CBSIZE 1024
wdenkba91e262005-05-30 23:55:42 +0000224#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_CBSIZE 256
wdenkba91e262005-05-30 23:55:42 +0000226#endif
227
228/* print buffer size */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
wdenkba91e262005-05-30 23:55:42 +0000230
231/* max number of command args */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_SYS_MAXARGS 16
wdenkba91e262005-05-30 23:55:42 +0000233
234/* boot argument buffer size */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
wdenkba91e262005-05-30 23:55:42 +0000236
237/* memtest works on */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_MEMTEST_START 0x00100000
wdenkba91e262005-05-30 23:55:42 +0000239/* 1 ... 15 MB in DRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_MEMTEST_END 0x00f00000
wdenkba91e262005-05-30 23:55:42 +0000241/* full featured memtest */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_ALT_MEMTEST
wdenkba91e262005-05-30 23:55:42 +0000243
244/* default load address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200245#define CONFIG_SYS_LOAD_ADDR 0x00100000
wdenkba91e262005-05-30 23:55:42 +0000246
247/* decrementer freq: 1 ms ticks */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_HZ 1000
wdenkba91e262005-05-30 23:55:42 +0000249
250/* configure flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_FLASH_BASE 0xff800000
252#define CONFIG_SYS_MAX_FLASH_BANKS 1
253#define CONFIG_SYS_MAX_FLASH_SECT 64
254#define CONFIG_SYS_FLASH_SIZE 8
255#undef CONFIG_SYS_FLASH_16BIT
256#define CONFIG_SYS_FLASH_ERASE_TOUT 240000
257#define CONFIG_SYS_FLASH_WRITE_TOUT 500
258#define CONFIG_SYS_FLASH_LOCK_TOUT 500
259#define CONFIG_SYS_FLASH_UNLOCK_TOUT 10000
260#define CONFIG_SYS_FLASH_PROTECTION
wdenkba91e262005-05-30 23:55:42 +0000261
262/* monitor in flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263#define CONFIG_SYS_MONITOR_OFFSET 0x00700000
wdenkba91e262005-05-30 23:55:42 +0000264
265/* environment in flash */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200266#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00020000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200268#define CONFIG_ENV_SIZE 0x00020000
269#define CONFIG_ENV_SECT_SIZE 0x00020000
wdenkba91e262005-05-30 23:55:42 +0000270
271/*
272 * Initial memory map for linux
273 * For booting Linux, the board info and command line data
274 * have to be in the first 8 MB of memory, since this is
275 * the maximum mapped by the Linux kernel during initialization.
276 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200277#define CONFIG_SYS_BOOTMAPSZ (8 << 20)
wdenkba91e262005-05-30 23:55:42 +0000278
279/* hard reset configuration words */
280#ifdef CONFIG_CLKIN_66MHz
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200281#define CONFIG_SYS_HRCW_MASTER 0x04643050
wdenkba91e262005-05-30 23:55:42 +0000282#else
283#error NO HRCW FOR 100MHZ SPECIFIED !!!
284#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285#define CONFIG_SYS_HRCW_SLAVE1 0x00000000
286#define CONFIG_SYS_HRCW_SLAVE2 0x00000000
287#define CONFIG_SYS_HRCW_SLAVE3 0x00000000
288#define CONFIG_SYS_HRCW_SLAVE4 0x00000000
289#define CONFIG_SYS_HRCW_SLAVE5 0x00000000
290#define CONFIG_SYS_HRCW_SLAVE6 0x00000000
291#define CONFIG_SYS_HRCW_SLAVE7 0x00000000
wdenkba91e262005-05-30 23:55:42 +0000292
293/* internal memory mapped register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200294#define CONFIG_SYS_IMMR 0xF0000000
wdenkba91e262005-05-30 23:55:42 +0000295
296/* definitions for initial stack pointer and data area (in DPRAM) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200298#define CONFIG_SYS_INIT_RAM_SIZE 0x2000
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200299#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkba91e262005-05-30 23:55:42 +0000301
302/*
303 * Start addresses for the final memory configuration
304 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200305 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkba91e262005-05-30 23:55:42 +0000306 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307#define CONFIG_SYS_SDRAM_BASE 0x00000000
308#define CONFIG_SYS_SDRAM_SIZE (32*1024*1024)
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200309#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200310#define CONFIG_SYS_MONITOR_FLASH (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_OFFSET)
311#define CONFIG_SYS_MONITOR_LEN 0x00020000
312#define CONFIG_SYS_MALLOC_LEN 0x00020000
wdenkba91e262005-05-30 23:55:42 +0000313
wdenkba91e262005-05-30 23:55:42 +0000314/* cache configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_CACHELINE_SIZE 32 /* for MPC8260 */
Jon Loeligera5562902007-07-08 15:31:57 -0500316#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of above */
wdenkba91e262005-05-30 23:55:42 +0000318#endif
319
320/*
321 * HIDx - Hardware Implementation-dependent Registers
322 *-----------------------------------------------------------------------
323 * HID0 also contains cache control - initially enable both caches and
324 * invalidate contents, then the final state leaves only the instruction
325 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
326 * but Soft reset does not.
327 *
328 * HID1 has only read-only information - nothing to set.
329 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330#define CONFIG_SYS_HID0_INIT (HID0_ICE|HID0_DCE|\
wdenkba91e262005-05-30 23:55:42 +0000331 HID0_ICFI|HID0_DCI|HID0_IFEM|HID0_ABE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332#define CONFIG_SYS_HID0_FINAL (HID0_IFEM|HID0_ABE)
333#define CONFIG_SYS_HID2 0
wdenkba91e262005-05-30 23:55:42 +0000334
335/* RMR - reset mode register - turn on checkstop reset enable */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336#define CONFIG_SYS_RMR RMR_CSRE
wdenkba91e262005-05-30 23:55:42 +0000337
338/* BCR - bus configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#define CONFIG_SYS_BCR 0x00000000
wdenkba91e262005-05-30 23:55:42 +0000340
341/* SIUMCR - siu module configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200342#define CONFIG_SYS_SIUMCR 0x4905c000
wdenkba91e262005-05-30 23:55:42 +0000343
344/* SYPCR - system protection control */
345#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346#define CONFIG_SYS_SYPCR 0xffffff87
wdenkba91e262005-05-30 23:55:42 +0000347#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200348#define CONFIG_SYS_SYPCR 0xffffff83
wdenkba91e262005-05-30 23:55:42 +0000349#endif
350
351/* TMCNTSC - time counter status and control */
352/* clear interrupts XXX jse */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353/*#define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR) */
354#define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|\
wdenkba91e262005-05-30 23:55:42 +0000355 TMCNTSC_TCF|TMCNTSC_TCE)
356
357/* PISCR - periodic interrupt status and control */
358/* clear interrupts XXX jse */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359/*#define CONFIG_SYS_PISCR (PISCR_PS) */
360#define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
wdenkba91e262005-05-30 23:55:42 +0000361
362/* SCCR - system clock control */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200363#define CONFIG_SYS_SCCR 0x000001a9
wdenkba91e262005-05-30 23:55:42 +0000364
365/* RCCR - risc controller configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_RCCR 0
wdenkba91e262005-05-30 23:55:42 +0000367
368/*
369 * MEMORY MAP
370 * ----------
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200371 * CS0 - FLASH 8MB/8Bit base=0xff800000 (boot: 0xfe000000, 8x mirrored)
wdenkba91e262005-05-30 23:55:42 +0000372 * CS1 - SDRAM 32MB/64Bit base=0x00000000
373 * CS2 - DSP/SL1 1MB/16Bit base=0xf0100000
374 * CS3 - DSP/SL2 1MB/16Bit base=0xf0200000
375 * CS4 - DSP/SL3 1MB/16Bit base=0xf0300000
376 * CS5 - DSP/SL4 1MB/16Bit base=0xf0400000
377 * CS7 - DPRAM 1KB/8Bit base=0xf0500000, size=32KB (32x mirrored)
378 * x - IMMR 384KB base=0xf0000000
379 */
380/* XXX jse 100MHz TODO */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200381#define CONFIG_SYS_BR0_PRELIM 0xff800801
382#define CONFIG_SYS_OR0_PRELIM 0xff801e44
383#define CONFIG_SYS_BR1_PRELIM 0x00000041
384#define CONFIG_SYS_OR1_PRELIM 0xfe002ec0
wdenkba91e262005-05-30 23:55:42 +0000385#if 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200386#define CONFIG_SYS_BR2_PRELIM 0xf0101001
387#define CONFIG_SYS_OR2_PRELIM 0xfff00ef4
388#define CONFIG_SYS_BR3_PRELIM 0xf0201001
389#define CONFIG_SYS_OR3_PRELIM 0xfff00ef4
390#define CONFIG_SYS_BR4_PRELIM 0xf0301001
391#define CONFIG_SYS_OR4_PRELIM 0xfff00ef4
392#define CONFIG_SYS_BR5_PRELIM 0xf0401001
393#define CONFIG_SYS_OR5_PRELIM 0xfff00ef4
wdenkba91e262005-05-30 23:55:42 +0000394#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200395#define CONFIG_SYS_BR2_PRELIM 0xf0101081
396#define CONFIG_SYS_OR2_PRELIM 0xfff00104
397#define CONFIG_SYS_BR3_PRELIM 0xf0201081
398#define CONFIG_SYS_OR3_PRELIM 0xfff00104
399#define CONFIG_SYS_BR4_PRELIM 0xf0301081
400#define CONFIG_SYS_OR4_PRELIM 0xfff00104
401#define CONFIG_SYS_BR5_PRELIM 0xf0401081
402#define CONFIG_SYS_OR5_PRELIM 0xfff00104
wdenkba91e262005-05-30 23:55:42 +0000403#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200404#define CONFIG_SYS_BR7_PRELIM 0xf0500881
405#define CONFIG_SYS_OR7_PRELIM 0xffff8104
406#define CONFIG_SYS_MPTPR 0x2700
407#define CONFIG_SYS_PSDMR 0x822a2452 /* optimal */
408/*#define CONFIG_SYS_PSDMR 0x822a48a3 */ /* relaxed */
409#define CONFIG_SYS_PSRT 0x1a
wdenkba91e262005-05-30 23:55:42 +0000410
411/* "bad" address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200412#define CONFIG_SYS_RESET_ADDRESS 0x40000000
wdenkba91e262005-05-30 23:55:42 +0000413
414#endif /* __CONFIG_H */