blob: 5a0f460e68be038fde1b8421f0f5223f814da744 [file] [log] [blame]
wdenk2cbe5712004-10-10 17:05:18 +00001/*
wdenk414eec32005-04-02 22:37:54 +00002 * 2004-2005 Gary Jennejohn <garyj@denx.de>
wdenk2cbe5712004-10-10 17:05:18 +00003 *
wdenk9d5028c2004-11-21 00:06:33 +00004 * Configuration settings for the CMC PU2 board.
wdenk2cbe5712004-10-10 17:05:18 +00005 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenk45ea3fc2004-12-14 23:28:24 +000016 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenk2cbe5712004-10-10 17:05:18 +000017 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef __CONFIG_H
26#define __CONFIG_H
27
28/*
29 * If we are developing, we might want to start armboot from ram
30 * so we MUST NOT initialize critical regs like mem-timing ...
31 */
wdenk400558b2005-04-02 23:52:25 +000032#define CONFIG_INIT_CRITICAL
wdenk2cbe5712004-10-10 17:05:18 +000033
34/* ARM asynchronous clock */
wdenked54e622004-11-24 23:35:19 +000035#define AT91C_MAIN_CLOCK 207360000 /* from 18.432 MHz crystal (18432000 / 4 * 45) */
36#define AT91C_MASTER_CLOCK 69120000 /* peripheral clock (AT91C_MASTER_CLOCK / 3) */
wdenk2cbe5712004-10-10 17:05:18 +000037
38#define AT91_SLOW_CLOCK 32768 /* slow clock */
39
40#define CONFIG_AT91RM9200DK 1 /* on an AT91RM9200DK Board */
wdenk45ea3fc2004-12-14 23:28:24 +000041#define CONFIG_CMC_PU2 1 /* on an CMC_PU2 Board */
wdenk2cbe5712004-10-10 17:05:18 +000042#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
43#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
44#define CONFIG_SETUP_MEMORY_TAGS 1
45#define CONFIG_INITRD_TAG 1
46
wdenk400558b2005-04-02 23:52:25 +000047#ifdef CONFIG_INIT_CRITICAL
wdenkef2807c2005-03-31 23:44:33 +000048#define CFG_USE_MAIN_OSCILLATOR 1
49/* flash */
50#define MC_PUIA_VAL 0x00000000
51#define MC_PUP_VAL 0x00000000
52#define MC_PUER_VAL 0x00000000
53#define MC_ASR_VAL 0x00000000
54#define MC_AASR_VAL 0x00000000
55#define EBI_CFGR_VAL 0x00000000
56#define SMC2_CSR_VAL 0x100032ad /* 16bit, 2 TDF, 4 WS */
57
58/* clocks */
59#define PLLAR_VAL 0x202CBE04 /* 207.360 MHz for PCK */
60#define PLLBR_VAL 0x10483E0E /* 48.054857 MHz (divider by 2 for USB) */
61#define MCKR_VAL 0x00000202 /* PCK/3 = MCK Master Clock = 69.120MHz from PLLA */
62
63/* sdram */
64#define PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */
65#define PIOC_BSR_VAL 0x00000000
66#define PIOC_PDR_VAL 0xFFFF0000
67#define EBI_CSA_VAL 0x00000002 /* CS1=SDRAM */
68#define SDRC_CR_VAL 0x3399c1d4 /* set up the SDRAM */
69#define SDRAM 0x20000000 /* address of the SDRAM */
70#define SDRAM1 0x20000080 /* address of the SDRAM */
71#define SDRAM_VAL 0x00000000 /* value written to SDRAM */
72#define SDRC_MR_VAL 0x00000002 /* Precharge All */
73#define SDRC_MR_VAL1 0x00000004 /* refresh */
74#define SDRC_MR_VAL2 0x00000003 /* Load Mode Register */
75#define SDRC_MR_VAL3 0x00000000 /* Normal Mode */
76#define SDRC_TR_VAL 0x000002E0 /* Write refresh rate */
wdenk400558b2005-04-02 23:52:25 +000077#endif /* CONFIG_INIT_CRITICAL */
wdenkef2807c2005-03-31 23:44:33 +000078
wdenk2cbe5712004-10-10 17:05:18 +000079/*
80 * Size of malloc() pool
81 */
82#define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
83#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
84
wdenk45ea3fc2004-12-14 23:28:24 +000085#define CONFIG_BAUDRATE 9600
wdenk2cbe5712004-10-10 17:05:18 +000086
wdenked54e622004-11-24 23:35:19 +000087#define CFG_AT91C_BRGR_DIVISOR 450 /* hardcode so no __divsi3 : AT91C_MASTER_CLOCK /(baudrate * 16) */
wdenk2cbe5712004-10-10 17:05:18 +000088
89/*
90 * Hardware drivers
91 */
92
93/* define one of these to choose the DBGU, USART0 or USART1 as console */
94#undef CONFIG_DBGU
wdenk9d5028c2004-11-21 00:06:33 +000095#define CONFIG_USART0
96#undef CONFIG_USART1
wdenk2cbe5712004-10-10 17:05:18 +000097
98#undef CONFIG_HWFLOW /* don't include RTS/CTS flow control support */
99
100#undef CONFIG_MODEM_SUPPORT /* disable modem initialization stuff */
101
wdenk9d5028c2004-11-21 00:06:33 +0000102#define CONFIG_HARD_I2C
wdenk2cbe5712004-10-10 17:05:18 +0000103
104#ifdef CONFIG_HARD_I2C
wdenk45ea3fc2004-12-14 23:28:24 +0000105#define CFG_I2C_SPEED 0 /* not used */
106#define CFG_I2C_SLAVE 0 /* not used */
107#define CONFIG_RTC_RS5C372A /* RICOH I2C RTC */
108#define CFG_I2C_RTC_ADDR 0x32
109#define CFG_I2C_EEPROM_ADDR 0x50
wdenk2cbe5712004-10-10 17:05:18 +0000110#define CFG_I2C_EEPROM_ADDR_LEN 1
111#define CFG_I2C_EEPROM_ADDR_OVERFLOW
112#endif
wdenked54e622004-11-24 23:35:19 +0000113/* still about 20 kB free with this defined */
114#define CFG_LONGHELP
wdenk2cbe5712004-10-10 17:05:18 +0000115
116#define CONFIG_BOOTDELAY 3
wdenk2cbe5712004-10-10 17:05:18 +0000117
118#ifdef CONFIG_HARD_I2C
119#define CONFIG_COMMANDS \
wdenk45ea3fc2004-12-14 23:28:24 +0000120 ((CONFIG_CMD_DFL | \
wdenk45ea3fc2004-12-14 23:28:24 +0000121 CFG_CMD_DATE | \
wdenk414eec32005-04-02 22:37:54 +0000122 CFG_CMD_DHCP | \
wdenk45ea3fc2004-12-14 23:28:24 +0000123 CFG_CMD_EEPROM | \
wdenk414eec32005-04-02 22:37:54 +0000124 CFG_CMD_I2C | \
125 CFG_CMD_NFS | \
126 CFG_CMD_SNTP ) & \
wdenk45ea3fc2004-12-14 23:28:24 +0000127 ~(CFG_CMD_FPGA | CFG_CMD_MISC) )
wdenk2cbe5712004-10-10 17:05:18 +0000128#else
129#define CONFIG_COMMANDS \
wdenk45ea3fc2004-12-14 23:28:24 +0000130 ((CONFIG_CMD_DFL | \
wdenk414eec32005-04-02 22:37:54 +0000131 CFG_CMD_DHCP | \
132 CFG_CMD_NFS | \
133 CFG_CMD_SNTP ) & \
wdenk45ea3fc2004-12-14 23:28:24 +0000134 ~(CFG_CMD_FPGA | CFG_CMD_MISC) )
135#define CONFIG_TIMESTAMP
wdenk2cbe5712004-10-10 17:05:18 +0000136#endif
wdenked54e622004-11-24 23:35:19 +0000137#define CFG_LONGHELP
wdenk2cbe5712004-10-10 17:05:18 +0000138
139/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
140#include <cmd_confdefs.h>
141
wdenk45ea3fc2004-12-14 23:28:24 +0000142#define AT91_SMART_MEDIA_ALE (1 << 22) /* our ALE is AD22 */
143#define AT91_SMART_MEDIA_CLE (1 << 21) /* our CLE is AD21 */
wdenk2cbe5712004-10-10 17:05:18 +0000144
wdenk45ea3fc2004-12-14 23:28:24 +0000145#define CONFIG_NR_DRAM_BANKS 1
146#define PHYS_SDRAM 0x20000000
147#define PHYS_SDRAM_SIZE 0x1000000 /* 16 megs */
wdenk2cbe5712004-10-10 17:05:18 +0000148
149#define CFG_MEMTEST_START PHYS_SDRAM
150#define CFG_MEMTEST_END CFG_MEMTEST_START + PHYS_SDRAM_SIZE - 262144
151
152#define CONFIG_DRIVER_ETHER
153#define CONFIG_NET_RETRY_COUNT 20
154#define CONFIG_AT91C_USE_RMII
155
156#define CONFIG_HAS_DATAFLASH 1
157#define CFG_SPI_WRITE_TOUT (5*CFG_HZ)
wdenk45ea3fc2004-12-14 23:28:24 +0000158#define CFG_MAX_DATAFLASH_BANKS 2
159#define CFG_MAX_DATAFLASH_PAGES 16384
wdenk2cbe5712004-10-10 17:05:18 +0000160#define CFG_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* Logical adress for CS0 */
161#define CFG_DATAFLASH_LOGIC_ADDR_CS3 0xD0000000 /* Logical adress for CS3 */
162
163#define PHYS_FLASH_1 0x10000000
wdenk9d5028c2004-11-21 00:06:33 +0000164#define PHYS_FLASH_SIZE 0x800000 /* 8 megs main flash */
wdenk2cbe5712004-10-10 17:05:18 +0000165#define CFG_FLASH_BASE PHYS_FLASH_1
wdenk45ea3fc2004-12-14 23:28:24 +0000166#define CFG_MONITOR_BASE CFG_FLASH_BASE
wdenk2cbe5712004-10-10 17:05:18 +0000167#define CFG_MAX_FLASH_BANKS 1
168#define CFG_MAX_FLASH_SECT 256
wdenke6ba3c92005-04-01 09:29:14 +0000169#define CFG_FLASH_ERASE_TOUT (11 * CFG_HZ) /* Timeout for Flash Erase */
170#define CFG_FLASH_WRITE_TOUT ( 2 * CFG_HZ) /* Timeout for Flash Write */
wdenk2cbe5712004-10-10 17:05:18 +0000171
wdenk2cbe5712004-10-10 17:05:18 +0000172#define CFG_ENV_IS_IN_FLASH 1
wdenk45ea3fc2004-12-14 23:28:24 +0000173#define CFG_ENV_OFFSET 0x20000 /* after u-boot.bin */
174#define CFG_ENV_SECT_SIZE (64 << 10) /* sectors are 64 kB */
175#define CFG_ENV_SIZE (16 << 10) /* Use only 16 kB */
wdenk2cbe5712004-10-10 17:05:18 +0000176
177#define CFG_LOAD_ADDR 0x21000000 /* default load address */
178
wdenk45ea3fc2004-12-14 23:28:24 +0000179#define CFG_BAUDRATE_TABLE { 115200, 57600, 38400, 19200, 9600 }
wdenk2cbe5712004-10-10 17:05:18 +0000180
wdenk45ea3fc2004-12-14 23:28:24 +0000181#define CFG_PROMPT "=> " /* Monitor Command Prompt */
wdenk2cbe5712004-10-10 17:05:18 +0000182#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
wdenk45ea3fc2004-12-14 23:28:24 +0000183#define CFG_MAXARGS 32 /* max number of command args */
wdenk2cbe5712004-10-10 17:05:18 +0000184#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
185
186#ifndef __ASSEMBLY__
187/*-----------------------------------------------------------------------
188 * Board specific extension for bd_info
189 *
190 * This structure is embedded in the global bd_info (bd_t) structure
191 * and can be used by the board specific code (eg board/...)
192 */
193
194struct bd_info_ext {
195 /* helper variable for board environment handling
196 *
wdenk45ea3fc2004-12-14 23:28:24 +0000197 * env_crc_valid == 0 => uninitialised
198 * env_crc_valid > 0 => environment crc in flash is valid
199 * env_crc_valid < 0 => environment crc in flash is invalid
wdenk2cbe5712004-10-10 17:05:18 +0000200 */
201 int env_crc_valid;
202};
wdenk45ea3fc2004-12-14 23:28:24 +0000203#endif /* __ASSEMBLY__ */
wdenk2cbe5712004-10-10 17:05:18 +0000204
wdenk9455b7f2004-10-11 22:25:49 +0000205#define CFG_HZ 1000
206#define CFG_HZ_CLOCK AT91C_MASTER_CLOCK/2 /* AT91C_TC0_CMR is implicitly set to */
wdenk2cbe5712004-10-10 17:05:18 +0000207 /* AT91C_TC_TIMER_DIV1_CLOCK */
208
209#define CONFIG_STACKSIZE (32*1024) /* regular stack */
210
211#ifdef CONFIG_USE_IRQ
212#error CONFIG_USE_IRQ not supported
213#endif
214
wdenk45ea3fc2004-12-14 23:28:24 +0000215#endif /* __CONFIG_H */