blob: 95c0dec4db5fafd860338c350077a145485ae38b [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +02002/*
3 * (C) Copyright 2007-2008
Stelian Popc9e798d2011-11-01 00:00:39 +01004 * Stelian Pop <stelian@popies.net>
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +02005 * Lead Tech Design <www.leadtechdesign.com>
6 * Copyright (C) 2008 Ronetix Ilko Iliev (www.ronetix.at)
7 * Copyright (C) 2009 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +02008 */
9
10#include <common.h>
Simon Glass9b4a2052019-12-28 10:45:05 -070011#include <init.h>
Simon Glass401d1c42020-10-30 21:38:53 -060012#include <asm/global_data.h>
Alexey Brodkin1ace4022014-02-26 17:47:58 +040013#include <linux/sizes.h>
Asen Dimov684a5672011-06-08 22:01:16 +000014#include <asm/io.h>
Andreas Bießmannac45bb12013-11-29 12:13:45 +010015#include <asm/gpio.h>
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020016#include <asm/arch/at91sam9_smc.h>
17#include <asm/arch/at91_common.h>
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020018#include <asm/arch/at91_rstc.h>
Asen Dimov20d98c22010-04-19 14:18:43 +030019#include <asm/arch/at91_matrix.h>
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020020#include <asm/arch/clk.h>
Asen Dimov684a5672011-06-08 22:01:16 +000021#include <asm/arch/gpio.h>
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020022#if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_MACB)
23#include <net.h>
24#endif
25#include <netdev.h>
Simon Glassc62db352017-05-31 19:47:48 -060026#include <asm/mach-types.h>
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020027
28DECLARE_GLOBAL_DATA_PTR;
29
30/* ------------------------------------------------------------------------- */
31/*
32 * Miscelaneous platform dependent initialisations
33 */
34
35#ifdef CONFIG_CMD_NAND
36static void pm9263_nand_hw_init(void)
37{
38 unsigned long csa;
Asen Dimov684a5672011-06-08 22:01:16 +000039 struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC0;
40 struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020041
42 /* Enable CS3 */
Asen Dimov20d98c22010-04-19 14:18:43 +030043 csa = readl(&matrix->csa[0]) | AT91_MATRIX_CSA_EBI_CS3A;
44 writel(csa, &matrix->csa[0]);
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020045
46 /* Configure SMC CS3 for NAND/SmartMedia */
Asen Dimov20d98c22010-04-19 14:18:43 +030047 writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(1) |
48 AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(1),
49 &smc->cs[3].setup);
50
51 writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
52 AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
53 &smc->cs[3].pulse);
54
55 writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
56 &smc->cs[3].cycle);
57
58 writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
59 AT91_SMC_MODE_EXNW_DISABLE |
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020060#ifdef CONFIG_SYS_NAND_DBW_16
Asen Dimov20d98c22010-04-19 14:18:43 +030061 AT91_SMC_MODE_DBW_16 |
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020062#else /* CONFIG_SYS_NAND_DBW_8 */
Asen Dimov20d98c22010-04-19 14:18:43 +030063 AT91_SMC_MODE_DBW_8 |
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020064#endif
Asen Dimov20d98c22010-04-19 14:18:43 +030065 AT91_SMC_MODE_TDF_CYCLE(2),
66 &smc->cs[3].mode);
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020067
68 /* Configure RDY/BSY */
Andreas Bießmannac45bb12013-11-29 12:13:45 +010069 gpio_direction_input(CONFIG_SYS_NAND_READY_PIN);
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020070
71 /* Enable NandFlash */
Andreas Bießmannac45bb12013-11-29 12:13:45 +010072 gpio_direction_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020073}
74#endif
75
76#ifdef CONFIG_MACB
77static void pm9263_macb_hw_init(void)
78{
79 /*
80 * PB27 enables the 50MHz oscillator for Ethernet PHY
81 * 1 - enable
82 * 0 - disable
83 */
Asen Dimov20d98c22010-04-19 14:18:43 +030084 at91_set_pio_output(AT91_PIO_PORTB, 27, 1);
85 at91_set_pio_value(AT91_PIO_PORTB, 27, 1); /* 1- enable, 0 - disable */
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020086
Wenyou Yang70341e22016-02-03 10:16:50 +080087 at91_periph_clk_enable(ATMEL_ID_EMAC);
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020088
89 /*
90 * Disable pull-up on:
91 * RXDV (PC25) => PHY normal mode (not Test mode)
92 * ERX0 (PE25) => PHY ADDR0
93 * ERX1 (PE26) => PHY ADDR1 => PHYADDR = 0x0
94 *
95 * PHY has internal pull-down
96 */
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020097
Asen Dimov20d98c22010-04-19 14:18:43 +030098 at91_set_pio_pullup(AT91_PIO_PORTC, 25, 0);
99 at91_set_pio_pullup(AT91_PIO_PORTE, 25, 0);
100 at91_set_pio_pullup(AT91_PIO_PORTE, 26, 0);
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200101
102 /* Re-enable pull-up */
Asen Dimov20d98c22010-04-19 14:18:43 +0300103 at91_set_pio_pullup(AT91_PIO_PORTC, 25, 1);
104 at91_set_pio_pullup(AT91_PIO_PORTE, 25, 1);
105 at91_set_pio_pullup(AT91_PIO_PORTE, 26, 1);
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200106
107 at91_macb_hw_init();
108}
109#endif
110
111#ifdef CONFIG_LCD
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200112
113#ifdef CONFIG_LCD_IN_PSRAM
114
Asen Dimov20d98c22010-04-19 14:18:43 +0300115#define PSRAM_CRE_PIN AT91_PIO_PORTB, 29
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200116#define PSRAM_CTRL_REG (PHYS_PSRAM + PHYS_PSRAM_SIZE - 2)
117
118/* Initialize the PSRAM memory */
119static int pm9263_lcd_hw_psram_init(void)
120{
Jean-Christophe PLAGNIOL-VILLARD7a11c7f2009-06-12 21:20:37 +0200121 unsigned long csa;
Asen Dimov684a5672011-06-08 22:01:16 +0000122 struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC1;
123 struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
Jean-Christophe PLAGNIOL-VILLARD7a11c7f2009-06-12 21:20:37 +0200124
125 /* Enable CS3 3.3v, no pull-ups */
Asen Dimov20d98c22010-04-19 14:18:43 +0300126 csa = readl(&matrix->csa[1]) | AT91_MATRIX_CSA_DBPUC |
127 AT91_MATRIX_CSA_VDDIOMSEL_3_3V;
128
129 writel(csa, &matrix->csa[1]);
Jean-Christophe PLAGNIOL-VILLARD7a11c7f2009-06-12 21:20:37 +0200130
131 /* Configure SMC1 CS0 for PSRAM - 16-bit */
Asen Dimov20d98c22010-04-19 14:18:43 +0300132 writel(AT91_SMC_SETUP_NWE(0) | AT91_SMC_SETUP_NCS_WR(0) |
133 AT91_SMC_SETUP_NRD(0) | AT91_SMC_SETUP_NCS_RD(0),
134 &smc->cs[0].setup);
135
136 writel(AT91_SMC_PULSE_NWE(7) | AT91_SMC_PULSE_NCS_WR(7) |
137 AT91_SMC_PULSE_NRD(2) | AT91_SMC_PULSE_NCS_RD(7),
138 &smc->cs[0].pulse);
139
140 writel(AT91_SMC_CYCLE_NWE(8) | AT91_SMC_CYCLE_NRD(8),
141 &smc->cs[0].cycle);
142
143 writel(AT91_SMC_MODE_DBW_16 | AT91_SMC_MODE_PMEN | AT91_SMC_MODE_PS_32,
144 &smc->cs[0].mode);
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200145
146 /* setup PB29 as output */
Asen Dimov20d98c22010-04-19 14:18:43 +0300147 at91_set_pio_output(PSRAM_CRE_PIN, 1);
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200148
Asen Dimov20d98c22010-04-19 14:18:43 +0300149 at91_set_pio_value(PSRAM_CRE_PIN, 0); /* set PSRAM_CRE_PIN to '0' */
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200150
151 /* PSRAM: write BCR */
Anatolij Gustschin0a59b712011-11-19 13:12:11 +0000152 readw(PSRAM_CTRL_REG);
153 readw(PSRAM_CTRL_REG);
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200154 writew(1, PSRAM_CTRL_REG); /* 0 - RCR,1 - BCR */
155 writew(0x9d4f, PSRAM_CTRL_REG); /* write the BCR */
156
157 /* write RCR of the PSRAM */
Anatolij Gustschin0a59b712011-11-19 13:12:11 +0000158 readw(PSRAM_CTRL_REG);
159 readw(PSRAM_CTRL_REG);
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200160 writew(0, PSRAM_CTRL_REG); /* 0 - RCR,1 - BCR */
161 /* set RCR; 0x10-async mode,0x90-page mode */
162 writew(0x90, PSRAM_CTRL_REG);
163
164 /*
165 * test to see if the PSRAM is MT45W2M16A or MT45W2M16B
166 * MT45W2M16B - CRE must be 0
167 * MT45W2M16A - CRE must be 1
168 */
169 writew(0x1234, PHYS_PSRAM);
170 writew(0x5678, PHYS_PSRAM + 2);
171
172 /* test if the chip is MT45W2M16B */
173 if ((readw(PHYS_PSRAM) != 0x1234) || (readw(PHYS_PSRAM+2) != 0x5678)) {
174 /* try with CRE=1 (MT45W2M16A) */
Asen Dimov20d98c22010-04-19 14:18:43 +0300175 at91_set_pio_value(PSRAM_CRE_PIN, 1); /* set PSRAM_CRE_PIN to '1' */
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200176
177 /* write RCR of the PSRAM */
Anatolij Gustschin0a59b712011-11-19 13:12:11 +0000178 readw(PSRAM_CTRL_REG);
179 readw(PSRAM_CTRL_REG);
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200180 writew(0, PSRAM_CTRL_REG); /* 0 - RCR,1 - BCR */
181 /* set RCR;0x10-async mode,0x90-page mode */
182 writew(0x90, PSRAM_CTRL_REG);
183
184
185 writew(0x1234, PHYS_PSRAM);
186 writew(0x5678, PHYS_PSRAM+2);
187 if ((readw(PHYS_PSRAM) != 0x1234)
Asen Dimov20d98c22010-04-19 14:18:43 +0300188 || (readw(PHYS_PSRAM + 2) != 0x5678))
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200189 return 1;
190
191 }
192
193 /* Bus matrix */
Asen Dimov20d98c22010-04-19 14:18:43 +0300194 writel(AT91_MATRIX_PRA_M5(3), &matrix->pr[5].a);
195 writel(CONFIG_PSRAM_SCFG, &matrix->scfg[5]);
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200196
197 return 0;
198}
199#endif
200
201static void pm9263_lcd_hw_init(void)
202{
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200203 /* Power Control */
Asen Dimov20d98c22010-04-19 14:18:43 +0300204 at91_set_pio_output(AT91_PIO_PORTA, 22, 1);
205 at91_set_pio_value(AT91_PIO_PORTA, 22, 0); /* power down */
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200206
207#ifdef CONFIG_LCD_IN_PSRAM
208 /* initialize te PSRAM */
209 int stat = pm9263_lcd_hw_psram_init();
210
Asen Dimov684a5672011-06-08 22:01:16 +0000211 gd->fb_base = (stat == 0) ? PHYS_PSRAM : ATMEL_BASE_SRAM0;
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200212#else
Asen Dimov684a5672011-06-08 22:01:16 +0000213 gd->fb_base = ATMEL_BASE_SRAM0;
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200214#endif
215
216}
217
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200218#endif /* CONFIG_LCD */
219
Asen Dimov52b26012011-12-09 10:56:55 +0000220int board_early_init_f(void)
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200221{
Asen Dimov52b26012011-12-09 10:56:55 +0000222 return 0;
223}
224
225int board_init(void)
226{
227 /* arch number of AT91SAM9263EK-Board */
228 gd->bd->bi_arch_number = MACH_TYPE_PM9263;
229
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200230 /* adress of boot parameters */
231 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
232
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200233#ifdef CONFIG_CMD_NAND
234 pm9263_nand_hw_init();
235#endif
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200236#ifdef CONFIG_MACB
237 pm9263_macb_hw_init();
238#endif
239#ifdef CONFIG_USB_OHCI_NEW
240 at91_uhp_hw_init();
241#endif
242#ifdef CONFIG_LCD
243 pm9263_lcd_hw_init();
244#endif
245 return 0;
246}
247
248int dram_init(void)
249{
Asen Dimov9a2a05a2010-12-12 12:41:59 +0200250 /* dram_init must store complete ramsize in gd->ram_size */
Albert ARIBAUDa55d23c2011-07-03 05:55:33 +0000251 gd->ram_size = get_ram_size((void *)PHYS_SDRAM,
Asen Dimov9a2a05a2010-12-12 12:41:59 +0200252 PHYS_SDRAM_SIZE);
253 return 0;
254}
255
Simon Glass76b00ac2017-03-31 08:40:32 -0600256int dram_init_banksize(void)
Asen Dimov9a2a05a2010-12-12 12:41:59 +0200257{
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200258 gd->bd->bi_dram[0].start = PHYS_SDRAM;
259 gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
Simon Glass76b00ac2017-03-31 08:40:32 -0600260
261 return 0;
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200262}
263
264#ifdef CONFIG_RESET_PHY_R
265void reset_phy(void)
266{
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200267}
268#endif
269
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +0900270int board_eth_init(struct bd_info *bis)
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200271{
272 int rc = 0;
273#ifdef CONFIG_MACB
Asen Dimov684a5672011-06-08 22:01:16 +0000274 rc = macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC, 0x01);
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200275#endif
276 return rc;
277}
278
279#ifdef CONFIG_DISPLAY_BOARDINFO
280int checkboard (void)
281{
282 char *ss;
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200283
284 printf ("Board : Ronetix PM9263\n");
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200285
286 switch (gd->fb_base) {
287 case PHYS_PSRAM:
288 ss = "(PSRAM)";
289 break;
290
Asen Dimov684a5672011-06-08 22:01:16 +0000291 case ATMEL_BASE_SRAM0:
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200292 ss = "(Internal SRAM)";
293 break;
294
295 default:
296 ss = "";
297 break;
298 }
299 printf("Video memory : 0x%08lX %s\n", gd->fb_base, ss );
300
301 printf ("\n");
302 return 0;
303}
304#endif