blob: 27aad4eaae3a6643ad76e1b19c2a29dd7fc4698b [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Sergei Poselenov5d108ac2008-04-30 11:42:50 +02002/*
3 * (C) Copyright 2008
4 * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
5 *
6 * Copyright 2004 Freescale Semiconductor.
7 * (C) Copyright 2002,2003, Motorola Inc.
8 * Xianghua Xiao, (X.Xiao@motorola.com)
9 *
10 * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
Sergei Poselenov5d108ac2008-04-30 11:42:50 +020011 */
12
13#include <common.h>
Simon Glassd96c2602019-12-28 10:44:58 -070014#include <clock_legacy.h>
Simon Glass3a7d5572019-08-01 09:46:42 -060015#include <env.h>
Simon Glass691d7192020-05-10 11:40:02 -060016#include <init.h>
Sergei Poselenov5d108ac2008-04-30 11:42:50 +020017#include <pci.h>
Simon Glassb79fdc72020-05-10 11:39:54 -060018#include <uuid.h>
Simon Glass401d1c42020-10-30 21:38:53 -060019#include <asm/global_data.h>
Sergei Poselenov5d108ac2008-04-30 11:42:50 +020020#include <asm/processor.h>
21#include <asm/immap_85xx.h>
22#include <ioports.h>
23#include <flash.h>
Simon Glassc05ed002020-05-10 11:40:11 -060024#include <linux/delay.h>
Masahiro Yamadab08c8c42018-03-05 01:20:11 +090025#include <linux/libfdt.h>
Sergei Poselenove18575d2008-05-07 15:10:49 +020026#include <fdt_support.h>
Andy Fleminge1eb0e22008-06-10 18:49:34 -050027#include <asm/io.h>
u-boot@bugs.denx.defb661ea2008-09-11 15:40:01 +020028#include <i2c.h>
Sergei Poselenov59abd152008-06-06 15:42:41 +020029#include "upm_table.h"
Detlev Zundel3e79b582008-08-15 15:42:12 +020030
Sergei Poselenov5d108ac2008-04-30 11:42:50 +020031DECLARE_GLOBAL_DATA_PTR;
32
33extern flash_info_t flash_info[]; /* FLASH chips info */
34
35void local_bus_init (void);
36ulong flash_get_size (ulong base, int banknum);
37
38int checkboard (void)
39{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020040 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Wolfgang Denkf0c0b3a2011-05-04 10:32:28 +000041 char buf[64];
Sergei Poselenov5e1882d2008-05-27 13:47:00 +020042 int f;
Simon Glass00caae62017-08-03 12:22:12 -060043 int i = env_get_f("serial#", buf, sizeof(buf));
Wolfgang Denkf0c0b3a2011-05-04 10:32:28 +000044#ifdef CONFIG_PCI
45 char *src;
46#endif
Sergei Poselenov5d108ac2008-04-30 11:42:50 +020047
48 puts("Board: Socrates");
Wolfgang Denkf0c0b3a2011-05-04 10:32:28 +000049 if (i > 0) {
Sergei Poselenov5d108ac2008-04-30 11:42:50 +020050 puts(", serial# ");
Wolfgang Denkf0c0b3a2011-05-04 10:32:28 +000051 puts(buf);
Sergei Poselenov5d108ac2008-04-30 11:42:50 +020052 }
53 putc('\n');
54
Simon Glass0ecc7a02021-08-01 18:54:28 -060055#if defined(CONFIG_PCI)
Andy Fleminge1eb0e22008-06-10 18:49:34 -050056 /* Check the PCI_clk sel bit */
57 if (in_be32(&gur->porpllsr) & (1<<15)) {
Sergei Poselenov5e1882d2008-05-27 13:47:00 +020058 src = "SYSCLK";
Tom Rini2f8a6db2021-12-14 13:36:40 -050059 f = get_board_sys_clk();
Sergei Poselenov5e1882d2008-05-27 13:47:00 +020060 } else {
61 src = "PCI_CLK";
Tom Rini1bc8ef42022-06-20 08:07:54 -040062 /* PCI is clocked by the external source at 33 MHz */
63 f = 33000000;
Sergei Poselenov5e1882d2008-05-27 13:47:00 +020064 }
65 printf ("PCI1: 32 bit, %d MHz (%s)\n", f/1000000, src);
Sergei Poselenov5d108ac2008-04-30 11:42:50 +020066#else
67 printf ("PCI1: disabled\n");
68#endif
69
70 /*
71 * Initialize local bus.
72 */
73 local_bus_init ();
Sergei Poselenov5d108ac2008-04-30 11:42:50 +020074 return 0;
75}
76
77int misc_init_r (void)
78{
Sergei Poselenov5d108ac2008-04-30 11:42:50 +020079 /*
80 * Adjust flash start and offset to detected values
81 */
82 gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
83 gd->bd->bi_flashoffset = 0;
84
85 /*
86 * Check if boot FLASH isn't max size
87 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088 if (gd->bd->bi_flashsize < (0 - CONFIG_SYS_FLASH0)) {
Becky Brucef51cdaf2010-06-17 11:37:20 -050089 set_lbc_or(0, gd->bd->bi_flashstart |
90 (CONFIG_SYS_OR0_PRELIM & 0x00007fff));
91 set_lbc_br(0, gd->bd->bi_flashstart |
92 (CONFIG_SYS_BR0_PRELIM & 0x00007fff));
Sergei Poselenov5d108ac2008-04-30 11:42:50 +020093
94 /*
95 * Re-check to get correct base address
96 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097 flash_get_size(gd->bd->bi_flashstart, CONFIG_SYS_MAX_FLASH_BANKS - 1);
Sergei Poselenov5d108ac2008-04-30 11:42:50 +020098 }
99
100 /*
101 * Check if only one FLASH bank is available
102 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103 if (gd->bd->bi_flashsize != CONFIG_SYS_MAX_FLASH_BANKS * (0 - CONFIG_SYS_FLASH0)) {
Becky Brucef51cdaf2010-06-17 11:37:20 -0500104 set_lbc_or(1, 0);
105 set_lbc_br(1, 0);
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200106
107 /*
108 * Re-do flash protection upon new addresses
109 */
Simon Glassa595a0e2020-05-10 11:39:53 -0600110 flash_protect(FLAG_PROTECT_CLEAR,
111 gd->bd->bi_flashstart, 0xffffffff,
112 &flash_info[CONFIG_SYS_MAX_FLASH_BANKS - 1]);
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200113
114 /* Monitor protection ON by default */
Simon Glassa595a0e2020-05-10 11:39:53 -0600115 flash_protect(FLAG_PROTECT_SET,
116 CONFIG_SYS_MONITOR_BASE, CONFIG_SYS_MONITOR_BASE +
117 monitor_flash_len - 1,
118 &flash_info[CONFIG_SYS_MAX_FLASH_BANKS - 1]);
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200119
120 /* Environment protection ON by default */
Simon Glassa595a0e2020-05-10 11:39:53 -0600121 flash_protect(FLAG_PROTECT_SET,
122 CONFIG_ENV_ADDR,
123 CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE - 1,
124 &flash_info[CONFIG_SYS_MAX_FLASH_BANKS - 1]);
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200125
126 /* Redundant environment protection ON by default */
Simon Glassa595a0e2020-05-10 11:39:53 -0600127 flash_protect(FLAG_PROTECT_SET,
128 CONFIG_ENV_ADDR_REDUND,
129 CONFIG_ENV_ADDR_REDUND + CONFIG_ENV_SECT_SIZE - 1,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130 &flash_info[CONFIG_SYS_MAX_FLASH_BANKS - 1]);
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200131 }
132
Heiko Schocher2a51fe02019-10-16 05:55:54 +0200133 pci_init();
Heiko Schocher2a51fe02019-10-16 05:55:54 +0200134
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200135 return 0;
136}
137
138/*
139 * Initialize Local Bus
140 */
141void local_bus_init (void)
142{
Becky Brucef51cdaf2010-06-17 11:37:20 -0500143 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144 volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
Detlev Zundel3e79b582008-08-15 15:42:12 +0200145 sys_info_t sysinfo;
146 uint clkdiv;
147 uint lbc_mhz;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148 uint lcrr = CONFIG_SYS_LBC_LCRR;
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200149
Detlev Zundel3e79b582008-08-15 15:42:12 +0200150 get_sys_info (&sysinfo);
Trent Piephoa5d212a2008-12-03 15:16:34 -0800151 clkdiv = lbc->lcrr & LCRR_CLKDIV;
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530152 lbc_mhz = sysinfo.freq_systembus / 1000000 / clkdiv;
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200153
Detlev Zundel3e79b582008-08-15 15:42:12 +0200154 /* Disable PLL bypass for Local Bus Clock >= 66 MHz */
155 if (lbc_mhz >= 66)
156 lcrr &= ~LCRR_DBYP; /* DLL Enabled */
157 else
158 lcrr |= LCRR_DBYP; /* DLL Bypass */
159
160 out_be32 (&lbc->lcrr, lcrr);
161 asm ("sync;isync;msync");
162
163 out_be32 (&lbc->ltesr, 0xffffffff); /* Clear LBC error interrupts */
164 out_be32 (&lbc->lteir, 0xffffffff); /* Enable LBC error interrupts */
165 out_be32 (&ecm->eedr, 0xffffffff); /* Clear ecm errors */
166 out_be32 (&ecm->eeer, 0xffffffff); /* Enable ecm errors */
167
168 /* Init UPMA for FPGA access */
169 out_be32 (&lbc->mamr, 0x44440); /* Use a customer-supplied value */
Simon Glass6d1fdb12019-12-28 10:44:57 -0700170 upmconfig(UPMA, (uint *)UPMTableA, sizeof(UPMTableA) / sizeof(int));
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200171
u-boot@bugs.denx.defb661ea2008-09-11 15:40:01 +0200172 /* Init UPMB for Lime controller access */
173 out_be32 (&lbc->mbmr, 0x444440); /* Use a customer-supplied value */
Simon Glass6d1fdb12019-12-28 10:44:57 -0700174 upmconfig(UPMB, (uint *)UPMTableB, sizeof(UPMTableB) / sizeof(int));
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200175}
176
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200177#ifdef CONFIG_BOARD_EARLY_INIT_R
178int board_early_init_r (void)
179{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Detlev Zundel3e79b582008-08-15 15:42:12 +0200181
182 /* set and reset the GPIO pin 2 which will reset the W83782G chip */
183 out_8((unsigned char*)&gur->gpoutdr, 0x3F );
184 out_be32((unsigned int*)&gur->gpiocr, 0x200 ); /* enable GPOut */
185 udelay(200);
186 out_8( (unsigned char*)&gur->gpoutdr, 0x1F );
187
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200188 return (0);
189}
190#endif /* CONFIG_BOARD_EARLY_INIT_R */
Sergei Poselenove18575d2008-05-07 15:10:49 +0200191
Robert P. J. Day7ffe3cd2016-05-19 15:23:12 -0400192#ifdef CONFIG_OF_BOARD_SETUP
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +0900193int ft_board_setup(void *blob, struct bd_info *bd)
Sergei Poselenove18575d2008-05-07 15:10:49 +0200194{
Detlev Zundel3e79b582008-08-15 15:42:12 +0200195 u32 val[12];
196 int rc, i = 0;
Sergei Poselenove18575d2008-05-07 15:10:49 +0200197
198 ft_cpu_setup(blob, bd);
199
Detlev Zundel3e79b582008-08-15 15:42:12 +0200200 /* Fixup NOR FLASH mapping */
201 val[i++] = 0; /* chip select number */
202 val[i++] = 0; /* always 0 */
203 val[i++] = gd->bd->bi_flashstart;
204 val[i++] = gd->bd->bi_flashsize;
205
206 /* Fixup FPGA mapping */
207 val[i++] = 3; /* chip select number */
208 val[i++] = 0; /* always 0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209 val[i++] = CONFIG_SYS_FPGA_BASE;
210 val[i++] = CONFIG_SYS_FPGA_SIZE;
Sergei Poselenove18575d2008-05-07 15:10:49 +0200211
212 rc = fdt_find_and_setprop(blob, "/localbus", "ranges",
Detlev Zundel3e79b582008-08-15 15:42:12 +0200213 val, i * sizeof(u32), 1);
Sergei Poselenove18575d2008-05-07 15:10:49 +0200214 if (rc)
Detlev Zundel3e79b582008-08-15 15:42:12 +0200215 printf("Unable to update localbus ranges, err=%s\n",
Sergei Poselenove18575d2008-05-07 15:10:49 +0200216 fdt_strerror(rc));
Simon Glasse895a4b2014-10-23 18:58:47 -0600217
218 return 0;
Sergei Poselenove18575d2008-05-07 15:10:49 +0200219}
Robert P. J. Day7ffe3cd2016-05-19 15:23:12 -0400220#endif /* CONFIG_OF_BOARD_SETUP */
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200221
Heiko Schocher39642ab2019-10-16 05:55:49 +0200222#if defined(CONFIG_OF_SEPARATE)
Ilias Apalodimase7fb7892021-10-26 09:12:33 +0300223void *board_fdt_blob_setup(int *err)
Heiko Schocher39642ab2019-10-16 05:55:49 +0200224{
225 void *fw_dtb;
226
Ilias Apalodimase7fb7892021-10-26 09:12:33 +0300227 *err = 0;
Heiko Schocher39642ab2019-10-16 05:55:49 +0200228 fw_dtb = (void *)(CONFIG_SYS_TEXT_BASE - CONFIG_ENV_SECT_SIZE);
229 if (fdt_magic(fw_dtb) != FDT_MAGIC) {
230 printf("DTB is not passed via %x\n", (u32)fw_dtb);
Ilias Apalodimase7fb7892021-10-26 09:12:33 +0300231 *err = -ENXIO;
Heiko Schocher39642ab2019-10-16 05:55:49 +0200232 return NULL;
233 }
234
235 return fw_dtb;
236}
237#endif
Heiko Schocher98beb602019-10-16 05:55:53 +0200238
239int get_serial_clock(void)
240{
241 return 333333330;
242}