blob: 5b979cc1f58b2860f3d1f1c63beecbf93e00bfb4 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Jason Liu18936ee2011-11-25 00:18:01 +00002/*
3 * (C) Copyright 2007
4 * Sascha Hauer, Pengutronix
5 *
6 * (C) Copyright 2009 Freescale Semiconductor, Inc.
Jason Liu18936ee2011-11-25 00:18:01 +00007 */
8
Jeroen Hofstee5624c6b2014-10-08 22:57:52 +02009#include <bootm.h>
Jason Liu18936ee2011-11-25 00:18:01 +000010#include <common.h>
Jeroen Hofstee5624c6b2014-10-08 22:57:52 +020011#include <netdev.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090012#include <linux/errno.h>
Jason Liu18936ee2011-11-25 00:18:01 +000013#include <asm/io.h>
14#include <asm/arch/imx-regs.h>
15#include <asm/arch/clock.h>
16#include <asm/arch/sys_proto.h>
Fabio Estevam6a376042012-04-29 08:11:13 +000017#include <asm/arch/crm_regs.h>
Peng Fan770611f2018-01-10 13:20:34 +080018#include <asm/mach-imx/boot_mode.h>
Tim Harvey70caa8e2015-05-18 06:56:46 -070019#include <imx_thermal.h>
Eric Nelsone1eb75b2012-09-23 07:30:55 +000020#include <ipu_pixfmt.h>
Ye.Li7a264162014-11-20 21:14:14 +080021#include <thermal.h>
Nikita Kiryanov44b98412014-11-21 12:47:26 +020022#include <sata.h>
Jason Liu18936ee2011-11-25 00:18:01 +000023
Yangbo Lue37ac712019-06-21 11:42:28 +080024#ifdef CONFIG_FSL_ESDHC_IMX
25#include <fsl_esdhc_imx.h>
Jason Liu18936ee2011-11-25 00:18:01 +000026#endif
27
Eric Nelson11c2e502015-02-15 14:37:21 -070028static u32 reset_cause = -1;
29
Max Krummenacher6ed4d262019-02-01 16:04:51 +010030u32 get_imx_reset_cause(void)
Jason Liu18936ee2011-11-25 00:18:01 +000031{
Jason Liu18936ee2011-11-25 00:18:01 +000032 struct src *src_regs = (struct src *)SRC_BASE_ADDR;
33
Max Krummenacher6ed4d262019-02-01 16:04:51 +010034 if (reset_cause == -1) {
35 reset_cause = readl(&src_regs->srsr);
36/* preserve the value for U-Boot proper */
37#if !defined(CONFIG_SPL_BUILD)
38 writel(reset_cause, &src_regs->srsr);
39#endif
40 }
Jason Liu18936ee2011-11-25 00:18:01 +000041
Max Krummenacher6ed4d262019-02-01 16:04:51 +010042 return reset_cause;
43}
44
45#if defined(CONFIG_DISPLAY_CPUINFO) && !defined(CONFIG_SPL_BUILD)
46static char *get_reset_cause(void)
47{
48 switch (get_imx_reset_cause()) {
Jason Liu18936ee2011-11-25 00:18:01 +000049 case 0x00001:
Fabio Estevamcece2622012-03-13 07:26:48 +000050 case 0x00011:
Jason Liu18936ee2011-11-25 00:18:01 +000051 return "POR";
52 case 0x00004:
53 return "CSU";
54 case 0x00008:
55 return "IPP USER";
56 case 0x00010:
Adrian Alonsocd562c82015-09-02 13:54:23 -050057#ifdef CONFIG_MX7
58 return "WDOG1";
59#else
Jason Liu18936ee2011-11-25 00:18:01 +000060 return "WDOG";
Adrian Alonsocd562c82015-09-02 13:54:23 -050061#endif
Jason Liu18936ee2011-11-25 00:18:01 +000062 case 0x00020:
63 return "JTAG HIGH-Z";
64 case 0x00040:
65 return "JTAG SW";
Adrian Alonsocd562c82015-09-02 13:54:23 -050066 case 0x00080:
67 return "WDOG3";
68#ifdef CONFIG_MX7
69 case 0x00100:
70 return "WDOG4";
71 case 0x00200:
72 return "TEMPSENSE";
Peng Fancd357ad2018-11-20 10:19:25 +000073#elif defined(CONFIG_IMX8M)
Peng Fan7537e932018-01-10 13:20:25 +080074 case 0x00100:
75 return "WDOG2";
76 case 0x00200:
77 return "TEMPSENSE";
Adrian Alonsocd562c82015-09-02 13:54:23 -050078#else
79 case 0x00100:
80 return "TEMPSENSE";
Jason Liu18936ee2011-11-25 00:18:01 +000081 case 0x10000:
82 return "WARM BOOT";
Adrian Alonsocd562c82015-09-02 13:54:23 -050083#endif
Jason Liu18936ee2011-11-25 00:18:01 +000084 default:
85 return "unknown reset";
86 }
87}
Prabhakar Kushwaha28420e72015-05-18 17:13:52 +053088#endif
Eric Nelson11c2e502015-02-15 14:37:21 -070089
Anatolij Gustschin38df3702017-08-28 21:46:26 +020090#if defined(CONFIG_DISPLAY_CPUINFO) && !defined(CONFIG_SPL_BUILD)
Fabio Estevama7683862012-03-20 04:21:45 +000091
Troy Kisky20332a02012-10-23 10:57:46 +000092const char *get_imx_type(u32 imxtype)
Fabio Estevama7683862012-03-20 04:21:45 +000093{
94 switch (imxtype) {
Peng Fan625b03d2019-12-27 10:14:02 +080095 case MXC_CPU_IMX8MP:
96 return "8MP"; /* Quad-core version of the imx8mp */
Peng Fan24341312019-06-27 17:23:49 +080097 case MXC_CPU_IMX8MN:
98 return "8MNano";/* Quad-core version of the imx8mn */
Peng Fan65a6c502019-08-27 06:25:04 +000099 case MXC_CPU_IMX8MM:
100 return "8MMQ"; /* Quad-core version of the imx8mm */
101 case MXC_CPU_IMX8MML:
102 return "8MMQL"; /* Quad-core Lite version of the imx8mm */
103 case MXC_CPU_IMX8MMD:
104 return "8MMD"; /* Dual-core version of the imx8mm */
105 case MXC_CPU_IMX8MMDL:
106 return "8MMDL"; /* Dual-core Lite version of the imx8mm */
107 case MXC_CPU_IMX8MMS:
108 return "8MMS"; /* Single-core version of the imx8mm */
109 case MXC_CPU_IMX8MMSL:
110 return "8MMSL"; /* Single-core Lite version of the imx8mm */
Peng Fancd357ad2018-11-20 10:19:25 +0000111 case MXC_CPU_IMX8MQ:
112 return "8MQ"; /* Quad-core version of the imx8m */
Fabio Estevame25a0652016-02-28 12:33:17 -0300113 case MXC_CPU_MX7S:
Stefan Agner249092f2016-05-06 11:21:50 -0700114 return "7S"; /* Single-core version of the mx7 */
Adrian Alonsocd562c82015-09-02 13:54:23 -0500115 case MXC_CPU_MX7D:
116 return "7D"; /* Dual-core version of the mx7 */
Peng Fand0acd992015-07-11 11:38:42 +0800117 case MXC_CPU_MX6QP:
118 return "6QP"; /* Quad-Plus version of the mx6 */
119 case MXC_CPU_MX6DP:
120 return "6DP"; /* Dual-Plus version of the mx6 */
Troy Kisky20332a02012-10-23 10:57:46 +0000121 case MXC_CPU_MX6Q:
Fabio Estevama7683862012-03-20 04:21:45 +0000122 return "6Q"; /* Quad-core version of the mx6 */
Fabio Estevam94db6652014-01-26 15:06:41 -0200123 case MXC_CPU_MX6D:
124 return "6D"; /* Dual-core version of the mx6 */
Troy Kisky20332a02012-10-23 10:57:46 +0000125 case MXC_CPU_MX6DL:
126 return "6DL"; /* Dual Lite version of the mx6 */
127 case MXC_CPU_MX6SOLO:
128 return "6SOLO"; /* Solo version of the mx6 */
129 case MXC_CPU_MX6SL:
Fabio Estevama7683862012-03-20 04:21:45 +0000130 return "6SL"; /* Solo-Lite version of the mx6 */
Peng Fan7ce6d3c2016-12-11 19:24:20 +0800131 case MXC_CPU_MX6SLL:
132 return "6SLL"; /* SLL version of the mx6 */
Fabio Estevam05d54b82014-06-24 17:40:58 -0300133 case MXC_CPU_MX6SX:
134 return "6SX"; /* SoloX version of the mx6 */
Peng Fan8631c062015-07-20 19:28:21 +0800135 case MXC_CPU_MX6UL:
136 return "6UL"; /* Ultra-Lite version of the mx6 */
Peng Fan65ce54b2016-08-11 14:02:38 +0800137 case MXC_CPU_MX6ULL:
138 return "6ULL"; /* ULL version of the mx6 */
Peng Fan81ae46c2019-08-08 09:55:52 +0000139 case MXC_CPU_MX6ULZ:
140 return "6ULZ"; /* ULZ version of the mx6 */
Troy Kisky20332a02012-10-23 10:57:46 +0000141 case MXC_CPU_MX51:
Fabio Estevama7683862012-03-20 04:21:45 +0000142 return "51";
Troy Kisky20332a02012-10-23 10:57:46 +0000143 case MXC_CPU_MX53:
Fabio Estevama7683862012-03-20 04:21:45 +0000144 return "53";
145 default:
Otavio Salvadore972d722012-06-30 05:07:32 +0000146 return "??";
Fabio Estevama7683862012-03-20 04:21:45 +0000147 }
148}
149
Jason Liu18936ee2011-11-25 00:18:01 +0000150int print_cpuinfo(void)
151{
Stefano Babic943a3f22015-05-26 19:53:41 +0200152 u32 cpurev;
153 __maybe_unused u32 max_freq;
Jason Liu18936ee2011-11-25 00:18:01 +0000154
155 cpurev = get_cpu_rev();
Fabio Estevama7683862012-03-20 04:21:45 +0000156
Adrian Alonso1368f992015-09-02 13:54:13 -0500157#if defined(CONFIG_IMX_THERMAL)
158 struct udevice *thermal_dev;
159 int cpu_tmp, minc, maxc, ret;
160
Tim Harveyb83ddac2015-05-18 07:02:25 -0700161 printf("CPU: Freescale i.MX%s rev%d.%d",
Peng Fan13868ea2019-12-30 17:57:10 +0800162 get_imx_type((cpurev & 0x1FF000) >> 12),
Tim Harveyb83ddac2015-05-18 07:02:25 -0700163 (cpurev & 0x000F0) >> 4,
164 (cpurev & 0x0000F) >> 0);
165 max_freq = get_cpu_speed_grade_hz();
166 if (!max_freq || max_freq == mxc_get_clock(MXC_ARM_CLK)) {
167 printf(" at %dMHz\n", mxc_get_clock(MXC_ARM_CLK) / 1000000);
168 } else {
169 printf(" %d MHz (running at %d MHz)\n", max_freq / 1000000,
170 mxc_get_clock(MXC_ARM_CLK) / 1000000);
171 }
172#else
Fabio Estevama7683862012-03-20 04:21:45 +0000173 printf("CPU: Freescale i.MX%s rev%d.%d at %d MHz\n",
Peng Fan13868ea2019-12-30 17:57:10 +0800174 get_imx_type((cpurev & 0x1FF000) >> 12),
Jason Liu18936ee2011-11-25 00:18:01 +0000175 (cpurev & 0x000F0) >> 4,
176 (cpurev & 0x0000F) >> 0,
177 mxc_get_clock(MXC_ARM_CLK) / 1000000);
Tim Harveyb83ddac2015-05-18 07:02:25 -0700178#endif
Ye.Li7a264162014-11-20 21:14:14 +0800179
Adrian Alonso1368f992015-09-02 13:54:13 -0500180#if defined(CONFIG_IMX_THERMAL)
Tim Harvey70caa8e2015-05-18 06:56:46 -0700181 puts("CPU: ");
182 switch (get_cpu_temp_grade(&minc, &maxc)) {
183 case TEMP_AUTOMOTIVE:
184 puts("Automotive temperature grade ");
185 break;
186 case TEMP_INDUSTRIAL:
187 puts("Industrial temperature grade ");
188 break;
189 case TEMP_EXTCOMMERCIAL:
190 puts("Extended Commercial temperature grade ");
191 break;
192 default:
193 puts("Commercial temperature grade ");
194 break;
195 }
196 printf("(%dC to %dC)", minc, maxc);
Ye.Li7a264162014-11-20 21:14:14 +0800197 ret = uclass_get_device(UCLASS_THERMAL, 0, &thermal_dev);
198 if (!ret) {
199 ret = thermal_get_temp(thermal_dev, &cpu_tmp);
200
201 if (!ret)
Tim Harvey70caa8e2015-05-18 06:56:46 -0700202 printf(" at %dC\n", cpu_tmp);
Ye.Li7a264162014-11-20 21:14:14 +0800203 else
Fabio Estevam3a384b42015-09-08 14:43:10 -0300204 debug(" - invalid sensor data\n");
Ye.Li7a264162014-11-20 21:14:14 +0800205 } else {
Fabio Estevam3a384b42015-09-08 14:43:10 -0300206 debug(" - invalid sensor device\n");
Ye.Li7a264162014-11-20 21:14:14 +0800207 }
208#endif
209
Jason Liu18936ee2011-11-25 00:18:01 +0000210 printf("Reset cause: %s\n", get_reset_cause());
211 return 0;
212}
213#endif
214
215int cpu_eth_init(bd_t *bis)
216{
217 int rc = -ENODEV;
218
219#if defined(CONFIG_FEC_MXC)
220 rc = fecmxc_initialize(bis);
221#endif
222
223 return rc;
224}
225
Yangbo Lue37ac712019-06-21 11:42:28 +0800226#ifdef CONFIG_FSL_ESDHC_IMX
Jason Liu18936ee2011-11-25 00:18:01 +0000227/*
228 * Initializes on-chip MMC controllers.
229 * to override, implement board_mmc_init()
230 */
231int cpu_mmc_init(bd_t *bis)
232{
Jason Liu18936ee2011-11-25 00:18:01 +0000233 return fsl_esdhc_mmc_init(bis);
Jason Liu18936ee2011-11-25 00:18:01 +0000234}
Benoît Thébaudeauecb0f312012-08-17 10:42:55 +0000235#endif
Jason Liu18936ee2011-11-25 00:18:01 +0000236
Peng Fancd357ad2018-11-20 10:19:25 +0000237#if !(defined(CONFIG_MX7) || defined(CONFIG_IMX8M))
Fabio Estevam6a376042012-04-29 08:11:13 +0000238u32 get_ahb_clk(void)
239{
240 struct mxc_ccm_reg *imx_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
241 u32 reg, ahb_podf;
242
243 reg = __raw_readl(&imx_ccm->cbcdr);
244 reg &= MXC_CCM_CBCDR_AHB_PODF_MASK;
245 ahb_podf = reg >> MXC_CCM_CBCDR_AHB_PODF_OFFSET;
246
247 return get_periph_clk() / (ahb_podf + 1);
248}
Adrian Alonsocd562c82015-09-02 13:54:23 -0500249#endif
Eric Nelsone1eb75b2012-09-23 07:30:55 +0000250
Eric Nelsone1eb75b2012-09-23 07:30:55 +0000251void arch_preboot_os(void)
252{
Marek Vasut42dc1232019-06-09 03:50:51 +0200253#if defined(CONFIG_PCIE_IMX) && !CONFIG_IS_ENABLED(DM_PCI)
Tim Harvey6ecbe132017-05-12 12:58:41 -0700254 imx_pcie_remove();
255#endif
Simon Glass10e40d52017-06-14 21:28:25 -0600256#if defined(CONFIG_SATA)
Ludwig Zenz86e59532019-07-02 15:10:52 +0200257 if (!is_mx6sdl()) {
258 sata_remove(0);
Soeren Mochdd1c8f12014-11-27 10:11:41 +0100259#if defined(CONFIG_MX6)
Ludwig Zenz86e59532019-07-02 15:10:52 +0200260 disable_sata_clock();
Soeren Mochdd1c8f12014-11-27 10:11:41 +0100261#endif
Ludwig Zenz86e59532019-07-02 15:10:52 +0200262 }
Nikita Kiryanov44b98412014-11-21 12:47:26 +0200263#endif
264#if defined(CONFIG_VIDEO_IPUV3)
Eric Nelsone1eb75b2012-09-23 07:30:55 +0000265 /* disable video before launching O/S */
266 ipuv3_fb_shutdown();
Eric Nelsone1eb75b2012-09-23 07:30:55 +0000267#endif
Igor Opaniuk8c1df092019-06-04 00:05:59 +0300268#if defined(CONFIG_VIDEO_MXS) && !defined(CONFIG_DM_VIDEO)
Peng Fan623787f2015-10-29 15:54:51 +0800269 lcdif_power_down();
270#endif
Nikita Kiryanov44b98412014-11-21 12:47:26 +0200271}
Fabio Estevam32c81ea2014-11-14 11:27:21 -0200272
Peng Fancd357ad2018-11-20 10:19:25 +0000273#ifndef CONFIG_IMX8M
Fabio Estevam32c81ea2014-11-14 11:27:21 -0200274void set_chipselect_size(int const cs_size)
275{
276 unsigned int reg;
277 struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
278 reg = readl(&iomuxc_regs->gpr[1]);
279
280 switch (cs_size) {
281 case CS0_128:
282 reg &= ~0x7; /* CS0=128MB, CS1=0, CS2=0, CS3=0 */
283 reg |= 0x5;
284 break;
285 case CS0_64M_CS1_64M:
286 reg &= ~0x3F; /* CS0=64MB, CS1=64MB, CS2=0, CS3=0 */
287 reg |= 0x1B;
288 break;
289 case CS0_64M_CS1_32M_CS2_32M:
290 reg &= ~0x1FF; /* CS0=64MB, CS1=32MB, CS2=32MB, CS3=0 */
291 reg |= 0x4B;
292 break;
293 case CS0_32M_CS1_32M_CS2_32M_CS3_32M:
294 reg &= ~0xFFF; /* CS0=32MB, CS1=32MB, CS2=32MB, CS3=32MB */
295 reg |= 0x249;
296 break;
297 default:
298 printf("Unknown chip select size: %d\n", cs_size);
299 break;
300 }
301
302 writel(reg, &iomuxc_regs->gpr[1]);
303}
Peng Fan7537e932018-01-10 13:20:25 +0800304#endif
Fabio Estevam4555c262017-11-27 10:25:09 -0200305
Peng Fancd357ad2018-11-20 10:19:25 +0000306#if defined(CONFIG_MX7) || defined(CONFIG_IMX8M)
Peng Fan423e84b2018-01-10 13:20:29 +0800307/*
308 * OCOTP_TESTER3[9:8] (see Fusemap Description Table offset 0x440)
309 * defines a 2-bit SPEED_GRADING
310 */
311#define OCOTP_TESTER3_SPEED_SHIFT 8
Peng Fane56d9d72018-01-10 13:20:30 +0800312enum cpu_speed {
313 OCOTP_TESTER3_SPEED_GRADE0,
314 OCOTP_TESTER3_SPEED_GRADE1,
315 OCOTP_TESTER3_SPEED_GRADE2,
316 OCOTP_TESTER3_SPEED_GRADE3,
Peng Fan47586a42018-12-12 02:47:58 -0800317 OCOTP_TESTER3_SPEED_GRADE4,
Peng Fane56d9d72018-01-10 13:20:30 +0800318};
Peng Fan423e84b2018-01-10 13:20:29 +0800319
320u32 get_cpu_speed_grade_hz(void)
321{
322 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
323 struct fuse_bank *bank = &ocotp->bank[1];
324 struct fuse_bank1_regs *fuse =
325 (struct fuse_bank1_regs *)bank->fuse_regs;
326 uint32_t val;
327
328 val = readl(&fuse->tester3);
329 val >>= OCOTP_TESTER3_SPEED_SHIFT;
Peng Fan47586a42018-12-12 02:47:58 -0800330
331 if (is_imx8mn()) {
332 val &= 0xf;
333 return 2300000000 - val * 100000000;
334 }
335
336 if (is_imx8mm())
337 val &= 0x7;
338 else
339 val &= 0x3;
Peng Fan423e84b2018-01-10 13:20:29 +0800340
341 switch(val) {
Peng Fane56d9d72018-01-10 13:20:30 +0800342 case OCOTP_TESTER3_SPEED_GRADE0:
Peng Fan423e84b2018-01-10 13:20:29 +0800343 return 800000000;
Peng Fane56d9d72018-01-10 13:20:30 +0800344 case OCOTP_TESTER3_SPEED_GRADE1:
Ye Lic9a1a242018-10-16 23:12:37 -0700345 return (is_mx7() ? 500000000 : (is_imx8mq() ? 1000000000 : 1200000000));
Peng Fane56d9d72018-01-10 13:20:30 +0800346 case OCOTP_TESTER3_SPEED_GRADE2:
Ye Lic9a1a242018-10-16 23:12:37 -0700347 return (is_mx7() ? 1000000000 : (is_imx8mq() ? 1300000000 : 1600000000));
Peng Fane56d9d72018-01-10 13:20:30 +0800348 case OCOTP_TESTER3_SPEED_GRADE3:
Ye Lic9a1a242018-10-16 23:12:37 -0700349 return (is_mx7() ? 1200000000 : (is_imx8mq() ? 1500000000 : 1800000000));
Peng Fan47586a42018-12-12 02:47:58 -0800350 case OCOTP_TESTER3_SPEED_GRADE4:
351 return 2000000000;
Peng Fan423e84b2018-01-10 13:20:29 +0800352 }
Peng Fane56d9d72018-01-10 13:20:30 +0800353
Peng Fan423e84b2018-01-10 13:20:29 +0800354 return 0;
355}
356
357/*
358 * OCOTP_TESTER3[7:6] (see Fusemap Description Table offset 0x440)
359 * defines a 2-bit SPEED_GRADING
360 */
361#define OCOTP_TESTER3_TEMP_SHIFT 6
362
363u32 get_cpu_temp_grade(int *minc, int *maxc)
364{
365 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
366 struct fuse_bank *bank = &ocotp->bank[1];
367 struct fuse_bank1_regs *fuse =
368 (struct fuse_bank1_regs *)bank->fuse_regs;
369 uint32_t val;
370
371 val = readl(&fuse->tester3);
372 val >>= OCOTP_TESTER3_TEMP_SHIFT;
373 val &= 0x3;
374
375 if (minc && maxc) {
376 if (val == TEMP_AUTOMOTIVE) {
377 *minc = -40;
378 *maxc = 125;
379 } else if (val == TEMP_INDUSTRIAL) {
380 *minc = -40;
381 *maxc = 105;
382 } else if (val == TEMP_EXTCOMMERCIAL) {
383 *minc = -20;
384 *maxc = 105;
385 } else {
386 *minc = 0;
387 *maxc = 95;
388 }
389 }
390 return val;
391}
392#endif
393
Peng Fanb890c4a2019-09-16 03:09:34 +0000394#if defined(CONFIG_MX7) || defined(CONFIG_IMX8MQ) || defined(CONFIG_IMX8MM)
Peng Fan770611f2018-01-10 13:20:34 +0800395enum boot_device get_boot_device(void)
396{
397 struct bootrom_sw_info **p =
398 (struct bootrom_sw_info **)(ulong)ROM_SW_INFO_ADDR;
399
400 enum boot_device boot_dev = SD1_BOOT;
401 u8 boot_type = (*p)->boot_dev_type;
402 u8 boot_instance = (*p)->boot_dev_instance;
403
404 switch (boot_type) {
405 case BOOT_TYPE_SD:
406 boot_dev = boot_instance + SD1_BOOT;
407 break;
408 case BOOT_TYPE_MMC:
409 boot_dev = boot_instance + MMC1_BOOT;
410 break;
411 case BOOT_TYPE_NAND:
412 boot_dev = NAND_BOOT;
413 break;
414 case BOOT_TYPE_QSPI:
415 boot_dev = QSPI_BOOT;
416 break;
417 case BOOT_TYPE_WEIM:
418 boot_dev = WEIM_NOR_BOOT;
419 break;
420 case BOOT_TYPE_SPINOR:
421 boot_dev = SPI_NOR_BOOT;
422 break;
Peng Fancd357ad2018-11-20 10:19:25 +0000423#ifdef CONFIG_IMX8M
Peng Fan80ebf862018-01-10 13:20:35 +0800424 case BOOT_TYPE_USB:
425 boot_dev = USB_BOOT;
426 break;
427#endif
Peng Fan770611f2018-01-10 13:20:34 +0800428 default:
429 break;
430 }
431
432 return boot_dev;
433}
434#endif
435
Fabio Estevam4555c262017-11-27 10:25:09 -0200436#ifdef CONFIG_NXP_BOARD_REVISION
437int nxp_board_rev(void)
438{
439 /*
440 * Get Board ID information from OCOTP_GP1[15:8]
441 * RevA: 0x1
442 * RevB: 0x2
443 * RevC: 0x3
444 */
445 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
446 struct fuse_bank *bank = &ocotp->bank[4];
447 struct fuse_bank4_regs *fuse =
448 (struct fuse_bank4_regs *)bank->fuse_regs;
449
450 return (readl(&fuse->gp1) >> 8 & 0x0F);
451}
452
453char nxp_board_rev_string(void)
454{
455 const char *rev = "A";
456
457 return (*rev + nxp_board_rev() - 1);
458}
459#endif