blob: 8e7fd7efc7bc761cb5fb6f178fe1eca6993391f5 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Tom Warren3f82b1d2011-01-27 10:58:05 +00002/*
3 * (C) Copyright 2010,2011
4 * NVIDIA Corporation <www.nvidia.com>
Tom Warren3f82b1d2011-01-27 10:58:05 +00005 */
6
Tom Rini03de3052024-05-20 13:35:03 -06007#include <config.h>
Simon Glass0521f982014-11-10 17:16:51 -07008#include <dm.h>
Simon Glass9fb625c2019-08-01 09:46:51 -06009#include <env.h>
Simon Glass346451b2015-04-14 21:03:28 -060010#include <errno.h>
Simon Glass67c4e9f2019-11-14 12:57:45 -070011#include <init.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060012#include <log.h>
Tom Warren3f82b1d2011-01-27 10:58:05 +000013#include <ns16550.h>
Svyatoslav Ryhel14f2e542023-11-28 09:09:41 +020014#include <power/regulator.h>
Simon Glass03bc3f12017-06-12 06:21:39 -060015#include <usb.h>
Simon Glass401d1c42020-10-30 21:38:53 -060016#include <asm/global_data.h>
Tom Warren3f82b1d2011-01-27 10:58:05 +000017#include <asm/io.h>
Stephen Warren73c38932015-01-19 16:25:52 -070018#include <asm/arch-tegra/ap.h>
Tom Warren150c2492012-09-19 15:50:56 -070019#include <asm/arch-tegra/board.h>
Thierry Redinga0dbc132019-04-15 11:32:28 +020020#include <asm/arch-tegra/cboot.h>
Tom Warren150c2492012-09-19 15:50:56 -070021#include <asm/arch-tegra/clk_rst.h>
22#include <asm/arch-tegra/pmc.h>
Thierry Redinge9c58f22019-04-15 11:32:17 +020023#include <asm/arch-tegra/pmu.h>
Tom Warren150c2492012-09-19 15:50:56 -070024#include <asm/arch-tegra/sys_proto.h>
25#include <asm/arch-tegra/uart.h>
26#include <asm/arch-tegra/warmboot.h>
Alexandre Courbot871d78e2015-07-09 16:33:00 +090027#include <asm/arch-tegra/gpu.h>
Simon Glass03bc3f12017-06-12 06:21:39 -060028#include <asm/arch-tegra/usb.h>
29#include <asm/arch-tegra/xusb-padctl.h>
Svyatoslav Ryhel6bc34012023-10-03 09:36:45 +030030#ifndef CONFIG_TEGRA186
31#include <asm/arch-tegra/fuse.h>
32#include <asm/arch/gp_padctrl.h>
33#endif
Thierry Redingb64e0b92019-04-15 11:32:18 +020034#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
Simon Glass03bc3f12017-06-12 06:21:39 -060035#include <asm/arch/clock.h>
Thierry Redingb64e0b92019-04-15 11:32:18 +020036#endif
Svyatoslav Ryhelb98bed02023-11-27 11:54:21 +020037#if CONFIG_IS_ENABLED(PINCTRL_TEGRA)
Simon Glass03bc3f12017-06-12 06:21:39 -060038#include <asm/arch/funcmux.h>
39#include <asm/arch/pinmux.h>
Thierry Reding07ea02b2019-04-15 11:32:21 +020040#endif
Simon Glass03bc3f12017-06-12 06:21:39 -060041#include <asm/arch/tegra.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000042#ifdef CONFIG_TEGRA_CLOCK_SCALING
43#include <asm/arch/emc.h>
44#endif
Jimmy Zhangc5b34a22012-04-10 05:17:06 +000045#include "emc.h"
Tom Warren3f82b1d2011-01-27 10:58:05 +000046
47DECLARE_GLOBAL_DATA_PTR;
48
Simon Glassbef9fdb2024-09-29 19:49:46 -060049#ifdef CONFIG_XPL_BUILD
Simon Glass0521f982014-11-10 17:16:51 -070050/* TODO(sjg@chromium.org): Remove once SPL supports device tree */
Simon Glass20e442a2020-12-28 20:34:54 -070051U_BOOT_DRVINFO(tegra_gpios) = {
Simon Glass0521f982014-11-10 17:16:51 -070052 "gpio_tegra"
53};
54#endif
55
Jeroen Hofstee19d7bf32014-10-08 22:57:46 +020056__weak void pinmux_init(void) {}
57__weak void pin_mux_usb(void) {}
58__weak void pin_mux_spi(void) {}
Stephen Warrenc0be77d2016-09-13 10:45:47 -060059__weak void pin_mux_mmc(void) {}
Jeroen Hofstee19d7bf32014-10-08 22:57:46 +020060__weak void gpio_early_init_uart(void) {}
61__weak void pin_mux_display(void) {}
Tom Warren66999892015-02-20 12:22:22 -070062__weak void start_cpu_fan(void) {}
Thierry Redinga0dbc132019-04-15 11:32:28 +020063__weak void cboot_late_init(void) {}
Svyatoslav Ryhel1a7ce632023-02-14 19:35:31 +020064__weak void nvidia_board_late_init(void) {}
Lucas Stach0cd10c72012-09-25 20:21:14 +000065
Tom Warrendcd12512014-01-24 12:46:11 -070066#if defined(CONFIG_TEGRA_NAND)
Jeroen Hofstee19d7bf32014-10-08 22:57:46 +020067__weak void pin_mux_nand(void)
Lucas Stachc0720af2012-09-29 10:02:09 +000068{
69 funcmux_select(PERIPH_ID_NDFLASH, FUNCMUX_DEFAULT);
70}
Tom Warrendcd12512014-01-24 12:46:11 -070071#endif
Lucas Stachc0720af2012-09-29 10:02:09 +000072
Tom Warrenf4ef6662011-04-14 12:09:41 +000073/*
Wei Ni5aff0212012-04-02 13:18:58 +000074 * Routine: power_det_init
75 * Description: turn off power detects
76 */
77static void power_det_init(void)
78{
Allen Martin00a27492012-08-31 08:30:00 +000079#if defined(CONFIG_TEGRA20)
Tom Warren29f3e3f2012-09-04 17:00:24 -070080 struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
Wei Ni5aff0212012-04-02 13:18:58 +000081
82 /* turn off power detects */
83 writel(0, &pmc->pmc_pwr_det_latch);
84 writel(0, &pmc->pmc_pwr_det);
85#endif
86}
87
Simon Glassec746642015-04-14 21:03:25 -060088__weak int tegra_board_id(void)
89{
90 return -1;
91}
92
Simon Glass7d874132015-04-14 21:03:24 -060093#ifdef CONFIG_DISPLAY_BOARDINFO
94int checkboard(void)
95{
Simon Glassec746642015-04-14 21:03:25 -060096 int board_id = tegra_board_id();
97
Tom Rinie660e972022-12-04 10:13:58 -050098 printf("Board: %s", CFG_TEGRA_BOARD_STRING);
Simon Glassec746642015-04-14 21:03:25 -060099 if (board_id != -1)
100 printf(", ID: %d\n", board_id);
101 printf("\n");
Simon Glass7d874132015-04-14 21:03:24 -0600102
103 return 0;
104}
105#endif /* CONFIG_DISPLAY_BOARDINFO */
106
Simon Glass82776362015-04-14 21:03:27 -0600107__weak int tegra_lcd_pmic_init(int board_it)
108{
109 return 0;
110}
111
Simon Glassc96d7092015-06-05 14:39:42 -0600112__weak int nvidia_board_init(void)
113{
114 return 0;
115}
116
Wei Ni5aff0212012-04-02 13:18:58 +0000117/*
Tom Warren3f82b1d2011-01-27 10:58:05 +0000118 * Routine: board_init
119 * Description: Early hardware init.
120 */
121int board_init(void)
122{
Jimmy Zhangc5b34a22012-04-10 05:17:06 +0000123 __maybe_unused int err;
Simon Glass82776362015-04-14 21:03:27 -0600124 __maybe_unused int board_id;
Jimmy Zhangc5b34a22012-04-10 05:17:06 +0000125
Simon Glassa04eba92011-11-05 04:46:51 +0000126 /* Do clocks and UART first so that printf() works */
Thierry Redingb64e0b92019-04-15 11:32:18 +0200127#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
Simon Glass4ed59e72011-09-21 12:40:04 +0000128 clock_init();
129 clock_verify();
Thierry Redingb64e0b92019-04-15 11:32:18 +0200130#endif
Simon Glass4ed59e72011-09-21 12:40:04 +0000131
Alexandre Courboteca676b2015-10-19 13:57:03 +0900132 tegra_gpu_config();
Alexandre Courbot871d78e2015-07-09 16:33:00 +0900133
Simon Glassfda6fac2014-10-13 23:42:13 -0600134#ifdef CONFIG_TEGRA_SPI
Stephen Warrene0284942012-06-12 08:33:40 +0000135 pin_mux_spi();
Tom Warren9112ef82011-11-05 09:48:11 +0000136#endif
Allen Martinb19f5742013-01-29 13:51:28 +0000137
Masahiro Yamada1d2c0502017-01-10 13:32:07 +0900138#ifdef CONFIG_MMC_SDHCI_TEGRA
Stephen Warrenc0be77d2016-09-13 10:45:47 -0600139 pin_mux_mmc();
140#endif
141
Simon Glass3f2997a2016-01-30 16:37:48 -0700142 /* Init is handled automatically in the driver-model case */
Simon Glassb86986c2022-10-18 07:46:31 -0600143#if defined(CONFIG_VIDEO)
Marc Dietrich716d9432012-11-25 11:26:11 +0000144 pin_mux_display();
Simon Glass135a87e2016-01-30 16:37:49 -0700145#endif
Tom Warren3f82b1d2011-01-27 10:58:05 +0000146 /* boot param addr */
147 gd->bd->bi_boot_params = (NV_PA_SDRAM_BASE + 0x100);
Wei Ni5aff0212012-04-02 13:18:58 +0000148
149 power_det_init();
150
Simon Glass1f2ba722012-10-30 07:28:53 +0000151#ifdef CONFIG_SYS_I2C_TEGRA
Simon Glass87236262012-04-02 13:18:54 +0000152# ifdef CONFIG_TEGRA_PMU
153 if (pmu_set_nominal())
154 debug("Failed to select nominal voltages\n");
Jimmy Zhangc5b34a22012-04-10 05:17:06 +0000155# ifdef CONFIG_TEGRA_CLOCK_SCALING
156 err = board_emc_init();
157 if (err)
158 debug("Memory controller init failed: %d\n", err);
159# endif
160# endif /* CONFIG_TEGRA_PMU */
Simon Glass1f2ba722012-10-30 07:28:53 +0000161#endif /* CONFIG_SYS_I2C_TEGRA */
Tom Warren3f82b1d2011-01-27 10:58:05 +0000162
Simon Glassf10393e2012-02-27 10:52:50 +0000163#ifdef CONFIG_USB_EHCI_TEGRA
164 pin_mux_usb();
Simon Glassf10393e2012-02-27 10:52:50 +0000165#endif
Mateusz Zalega16297cf2013-10-04 19:22:26 +0200166
Simon Glassb86986c2022-10-18 07:46:31 -0600167#if defined(CONFIG_VIDEO)
Simon Glass82776362015-04-14 21:03:27 -0600168 board_id = tegra_board_id();
169 err = tegra_lcd_pmic_init(board_id);
Simon Glass50d8c4a2017-06-12 06:21:59 -0600170 if (err) {
171 debug("Failed to set up LCD PMIC\n");
Simon Glass82776362015-04-14 21:03:27 -0600172 return err;
Simon Glass50d8c4a2017-06-12 06:21:59 -0600173 }
Simon Glass135a87e2016-01-30 16:37:49 -0700174#endif
Simon Glassf10393e2012-02-27 10:52:50 +0000175
Lucas Stachc0720af2012-09-29 10:02:09 +0000176#ifdef CONFIG_TEGRA_NAND
177 pin_mux_nand();
178#endif
179
Simon Glassbe789092017-07-25 08:29:59 -0600180 tegra_xusb_padctl_init();
Thierry Reding79c7a902014-12-09 22:25:09 -0700181
Tom Warren29f3e3f2012-09-04 17:00:24 -0700182#ifdef CONFIG_TEGRA_LP0
Allen Martina49716a2012-08-31 08:30:11 +0000183 /* save Sdram params to PMC 2, 4, and 24 for WB0 */
184 warmboot_save_sdram_params();
185
Simon Glass67ac5792012-04-02 13:18:57 +0000186 /* prepare the WB code to LP0 location */
187 warmboot_prepare_code(TEGRA_LP0_ADDR, TEGRA_LP0_SIZE);
188#endif
Svyatoslav Ryhel14f2e542023-11-28 09:09:41 +0200189
Simon Glassc96d7092015-06-05 14:39:42 -0600190 return nvidia_board_init();
Tom Warren3f82b1d2011-01-27 10:58:05 +0000191}
Tom Warren21ef6a12011-05-31 10:30:37 +0000192
JC Kuod491dc02020-03-26 16:10:09 -0700193void board_cleanup_before_linux(void)
194{
195 /* power down UPHY PLL */
196 tegra_xusb_padctl_exit();
197}
198
Simon Glass3e00dbd2011-09-21 12:40:03 +0000199#ifdef CONFIG_BOARD_EARLY_INIT_F
Thierry Redingcb7a1cf2012-06-04 20:02:27 +0000200static void __gpio_early_init(void)
201{
202}
203
204void gpio_early_init(void) __attribute__((weak, alias("__gpio_early_init")));
205
Simon Glass3e00dbd2011-09-21 12:40:03 +0000206int board_early_init_f(void)
207{
Thierry Redingb64e0b92019-04-15 11:32:18 +0200208#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
Simon Glass46864cc2017-05-31 17:57:16 -0600209 if (!clock_early_init_done())
210 clock_early_init();
Thierry Redingb64e0b92019-04-15 11:32:18 +0200211#endif
Simon Glass46864cc2017-05-31 17:57:16 -0600212
Stephen Warrendd8204d2016-01-26 10:59:42 -0700213#if defined(CONFIG_TEGRA_DISCONNECT_UDC_ON_BOOT)
214#define USBCMD_FS2 (1 << 15)
215 {
216 struct usb_ctlr *usbctlr = (struct usb_ctlr *)0x7d000000;
217 writel(USBCMD_FS2, &usbctlr->usb_cmd);
218 }
219#endif
220
Thierry Redingaa441872015-07-28 11:35:53 +0200221 /* Do any special system timer/TSC setup */
Thierry Redingb64e0b92019-04-15 11:32:18 +0200222#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
223# if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
Thierry Redingaa441872015-07-28 11:35:53 +0200224 if (!tegra_cpu_is_non_secure())
Thierry Redingb64e0b92019-04-15 11:32:18 +0200225# endif
Thierry Redingaa441872015-07-28 11:35:53 +0200226 arch_timer_init();
Thierry Redingb64e0b92019-04-15 11:32:18 +0200227#endif
Thierry Redingaa441872015-07-28 11:35:53 +0200228
Tom Warren7c02bc92020-02-28 16:17:07 -0700229#if defined(CONFIG_DISABLE_SDMMC1_EARLY)
230 /*
231 * Turn off (reset/disable) SDMMC1 on Nano here, before GPIO INIT.
232 * We do this because earlier bootloaders have enabled power to
233 * SDMMC1 on Nano, and toggling power-gpio (PZ3) in pinmux_init()
234 * results in power being back-driven into the SD-card and SDMMC1
235 * HW, which is 'bad' as per the HW team.
236 *
237 * From the HW team: "LDO2 from the PMIC has already been set to 3.3v in
238 * nvtboot/CBoot on Nano (for SD-card boot). So when U-Boot's GPIO_INIT
239 * table sets PZ3 to OUT0 as per the pinmux spreadsheet, it turns off
240 * the loadswitch. When PZ3 is 0 and not driving, essentially the SDCard
241 * voltage turns off. Since the SDCard voltage is no longer there, the
242 * SDMMC CLK/DAT lines are backdriving into what essentially is a
243 * powered-off SDCard, that's why the voltage drops from 3.3V to ~1.6V"
244 *
245 * Note that this can probably be removed when we change over to storing
246 * all BL components on QSPI on Nano, and U-Boot then becomes the first
247 * one to turn on SDMMC1 power. Another fix would be to have CBoot
248 * disable power/gate SDMMC1 off before handing off to U-Boot/kernel.
249 */
250 reset_set_enable(PERIPH_ID_SDMMC1, 1);
251 clock_set_enable(PERIPH_ID_SDMMC1, 0);
252#endif /* CONFIG_DISABLE_SDMMC1_EARLY */
253
Tom Warren6d6c0ba2012-12-11 13:34:17 +0000254 pinmux_init();
Simon Glassf46a9452011-11-28 15:04:40 +0000255 board_init_uart_f();
Simon Glass3e00dbd2011-09-21 12:40:03 +0000256
257 /* Initialize periph GPIOs */
Thierry Redingcb7a1cf2012-06-04 20:02:27 +0000258 gpio_early_init();
Simon Glassa04eba92011-11-05 04:46:51 +0000259 gpio_early_init_uart();
Lucas Stach0cd10c72012-09-25 20:21:14 +0000260
Simon Glass3e00dbd2011-09-21 12:40:03 +0000261 return 0;
262}
263#endif /* EARLY_INIT */
Simon Glass1b24a502012-10-17 13:24:52 +0000264
Svyatoslav Ryhel6bc34012023-10-03 09:36:45 +0300265#ifndef CONFIG_TEGRA186
266static void nvidia_board_late_init_generic(void)
267{
268 char serialno_str[17];
269
270 /* Set chip id as serialno */
271 sprintf(serialno_str, "%016llx", tegra_chip_uid());
272 env_set("serial#", serialno_str);
273
274 switch (tegra_get_chip()) {
275 case CHIPID_TEGRA20:
276 env_set("platform", "tegra20");
277 break;
278 case CHIPID_TEGRA30:
279 env_set("platform", "tegra30");
280 break;
281 case CHIPID_TEGRA114:
282 env_set("platform", "tegra114");
283 break;
284 case CHIPID_TEGRA124:
285 env_set("platform", "tegra124");
286 break;
287 case CHIPID_TEGRA210:
288 env_set("platform", "tegra210");
289 break;
290 default:
291 return;
292 }
293}
294#endif
295
Simon Glass1b24a502012-10-17 13:24:52 +0000296int board_late_init(void)
297{
Stephen Warren73c38932015-01-19 16:25:52 -0700298#if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
299 if (tegra_cpu_is_non_secure()) {
300 printf("CPU is in NS mode\n");
Simon Glass382bee52017-08-03 12:22:09 -0600301 env_set("cpu_ns_mode", "1");
Stephen Warren73c38932015-01-19 16:25:52 -0700302 } else {
Simon Glass382bee52017-08-03 12:22:09 -0600303 env_set("cpu_ns_mode", "");
Stephen Warren73c38932015-01-19 16:25:52 -0700304 }
305#endif
Tom Warren66999892015-02-20 12:22:22 -0700306 start_cpu_fan();
Thierry Redinga0dbc132019-04-15 11:32:28 +0200307 cboot_late_init();
Svyatoslav Ryhel6bc34012023-10-03 09:36:45 +0300308
309 /*
310 * Perform generic env setup in case
311 * vendor does not provide it.
312 */
313#ifndef CONFIG_TEGRA186
314 nvidia_board_late_init_generic();
315#endif
Svyatoslav Ryhel1a7ce632023-02-14 19:35:31 +0200316 nvidia_board_late_init();
Tom Warren66999892015-02-20 12:22:22 -0700317
Simon Glass1b24a502012-10-17 13:24:52 +0000318 return 0;
319}
Tom Warrenc9aa8312013-02-21 12:31:30 +0000320
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600321/*
322 * In some SW environments, a memory carve-out exists to house a secure
323 * monitor, a trusted OS, and/or various statically allocated media buffers.
324 *
325 * This carveout exists at the highest possible address that is within a
326 * 32-bit physical address space.
327 *
328 * This function returns the total size of this carve-out. At present, the
329 * returned value is hard-coded for simplicity. In the future, it may be
330 * possible to determine the carve-out size:
331 * - By querying some run-time information source, such as:
332 * - A structure passed to U-Boot by earlier boot software.
333 * - SoC registers.
334 * - A call into the secure monitor.
335 * - In the per-board U-Boot configuration header, based on knowledge of the
336 * SW environment that U-Boot is being built for.
337 *
338 * For now, we support two configurations in U-Boot:
339 * - 32-bit ports without any form of carve-out.
340 * - 64 bit ports which are assumed to use a carve-out of a conservatively
341 * hard-coded size.
342 */
343static ulong carveout_size(void)
344{
Thierry Reding00f782a2015-07-27 11:45:24 -0600345#ifdef CONFIG_ARM64
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600346 return SZ_512M;
Stephen Warren6e584e62018-06-22 13:03:19 -0600347#elif defined(CONFIG_ARMV7_SECURE_RESERVE_SIZE)
348 // BASE+SIZE might not == 4GB. If so, we want the carveout to cover
349 // from BASE to 4GB, not BASE to BASE+SIZE.
Stephen Warrena839c362018-07-31 12:38:27 -0600350 return (0 - CONFIG_ARMV7_SECURE_BASE) & ~(SZ_2M - 1);
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600351#else
352 return 0;
353#endif
354}
355
356/*
357 * Determine the amount of usable RAM below 4GiB, taking into account any
358 * carve-out that may be assigned.
359 */
360static ulong usable_ram_size_below_4g(void)
361{
362 ulong total_size_below_4g;
363 ulong usable_size_below_4g;
364
365 /*
366 * The total size of RAM below 4GiB is the lesser address of:
367 * (a) 2GiB itself (RAM starts at 2GiB, and 4GiB - 2GiB == 2GiB).
368 * (b) The size RAM physically present in the system.
369 */
370 if (gd->ram_size < SZ_2G)
371 total_size_below_4g = gd->ram_size;
372 else
373 total_size_below_4g = SZ_2G;
374
375 /* Calculate usable RAM by subtracting out any carve-out size */
376 usable_size_below_4g = total_size_below_4g - carveout_size();
377
378 return usable_size_below_4g;
379}
380
381/*
382 * Represent all available RAM in either one or two banks.
383 *
384 * The first bank describes any usable RAM below 4GiB.
385 * The second bank describes any RAM above 4GiB.
386 *
387 * This split is driven by the following requirements:
388 * - The NVIDIA L4T kernel requires separate entries in the DT /memory/reg
389 * property for memory below and above the 4GiB boundary. The layout of that
390 * DT property is directly driven by the entries in the U-Boot bank array.
391 * - The potential existence of a carve-out at the end of RAM below 4GiB can
392 * only be represented using multiple banks.
393 *
394 * Explicitly removing the carve-out RAM from the bank entries makes the RAM
395 * layout a bit more obvious, e.g. when running "bdinfo" at the U-Boot
396 * command-line.
397 *
398 * This does mean that the DT U-Boot passes to the Linux kernel will not
399 * include this RAM in /memory/reg at all. An alternative would be to include
400 * all RAM in the U-Boot banks (and hence DT), and add a /memreserve/ node
401 * into DT to stop the kernel from using the RAM. IIUC, I don't /think/ the
402 * Linux kernel will ever need to access any RAM in* the carve-out via a CPU
403 * mapping, so either way is acceptable.
404 *
405 * On 32-bit systems, we never define a bank for RAM above 4GiB, since the
406 * start address of that bank cannot be represented in the 32-bit .size
407 * field.
408 */
Simon Glass76b00ac2017-03-31 08:40:32 -0600409int dram_init_banksize(void)
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600410{
Thierry Redinga0dbc132019-04-15 11:32:28 +0200411 int err;
412
413 /* try to compute DRAM bank size based on cboot DTB first */
414 err = cboot_dram_init_banksize();
415 if (err == 0)
416 return err;
417
418 /* fall back to default DRAM bank size computation */
419
Tom Riniaa6e94d2022-11-16 13:10:37 -0500420 gd->bd->bi_dram[0].start = CFG_SYS_SDRAM_BASE;
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600421 gd->bd->bi_dram[0].size = usable_ram_size_below_4g();
422
423#ifdef CONFIG_PHYS_64BIT
424 if (gd->ram_size > SZ_2G) {
425 gd->bd->bi_dram[1].start = 0x100000000;
426 gd->bd->bi_dram[1].size = gd->ram_size - SZ_2G;
427 } else
428#endif
429 {
430 gd->bd->bi_dram[1].start = 0;
431 gd->bd->bi_dram[1].size = 0;
432 }
Simon Glass76b00ac2017-03-31 08:40:32 -0600433
434 return 0;
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600435}
436
Thierry Reding00f782a2015-07-27 11:45:24 -0600437/*
438 * Most hardware on 64-bit Tegra is still restricted to DMA to the lower
439 * 32-bits of the physical address space. Cap the maximum usable RAM area
440 * at 4 GiB to avoid DMA buffers from being allocated beyond the 32-bit
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600441 * boundary that most devices can address. Also, don't let U-Boot use any
442 * carve-out, as mentioned above.
Stephen Warren424afc02015-07-29 13:47:58 -0600443 *
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600444 * This function is called before dram_init_banksize(), so we can't simply
445 * return gd->bd->bi_dram[1].start + gd->bd->bi_dram[1].size.
Thierry Reding00f782a2015-07-27 11:45:24 -0600446 */
Heinrich Schuchardtd768dd82023-08-12 20:16:58 +0200447phys_addr_t board_get_usable_ram_top(phys_size_t total_size)
Thierry Reding00f782a2015-07-27 11:45:24 -0600448{
Thierry Redinga0dbc132019-04-15 11:32:28 +0200449 ulong ram_top;
450
451 /* try to get top of usable RAM based on cboot DTB first */
452 ram_top = cboot_get_usable_ram_top(total_size);
453 if (ram_top > 0)
454 return ram_top;
455
456 /* fall back to default usable RAM computation */
457
Tom Riniaa6e94d2022-11-16 13:10:37 -0500458 return CFG_SYS_SDRAM_BASE + usable_ram_size_below_4g();
Thierry Reding00f782a2015-07-27 11:45:24 -0600459}