blob: 5db36775663fddc7f93fccb1ef00be14f4f3d9f0 [file] [log] [blame]
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +02001/*
2 * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
3 *
4 * Configuration settings for the MX31ADS Freescale board.
5 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02006 * SPDX-License-Identifier: GPL-2.0+
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +02007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Stefano Babic86271112011-03-14 15:43:56 +010012#include <asm/arch/imx-regs.h>
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020013
14 /* High Level Configuration Options */
Masahiro Yamada3fd968e2014-11-06 14:59:37 +090015#define CONFIG_MX31 1 /* This is a mx31 */
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020016
Fabio Estevam4ac2e2d2011-06-05 06:26:49 +000017#define CONFIG_SYS_TEXT_BASE 0xA0000000
18
Fabio Estevamda3598a2011-09-22 08:07:16 +000019#define CONFIG_MACH_TYPE MACH_TYPE_MX31ADS
20
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020021#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
22#define CONFIG_SETUP_MEMORY_TAGS 1
23#define CONFIG_INITRD_TAG 1
24
25/*
26 * Size of malloc() pool
27 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020028#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024)
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020029
30/*
31 * Hardware drivers
32 */
33
Stefano Babic40f6fff2011-11-22 15:22:39 +010034#define CONFIG_MXC_UART
35#define CONFIG_MXC_UART_BASE UART1_BASE
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020036
Guennadi Liakhovetski0a0b6062008-04-15 13:33:11 +020037#define CONFIG_HARD_SPI 1
38#define CONFIG_MXC_SPI 1
Haavard Skinnemoend255bb02008-05-16 11:10:31 +020039#define CONFIG_DEFAULT_SPI_BUS 1
Stefano Babic9f481e92010-08-23 20:41:19 +020040#define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Stefano Babic5bd9a9b2011-08-26 11:44:52 +020041#define CONFIG_MXC_GPIO
Guennadi Liakhovetski0a0b6062008-04-15 13:33:11 +020042
Stefano Babicd7d67802011-10-08 11:02:53 +020043/* PMIC Controller */
Ɓukasz Majewskibe3b51a2012-11-13 03:22:14 +000044#define CONFIG_POWER
45#define CONFIG_POWER_SPI
46#define CONFIG_POWER_FSL
Stefano Babicdfe5e142010-04-16 17:11:19 +020047#define CONFIG_FSL_PMIC_BUS 1
48#define CONFIG_FSL_PMIC_CS 0
49#define CONFIG_FSL_PMIC_CLK 1000000
Stefano Babic9f481e92010-08-23 20:41:19 +020050#define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Stefano Babicd7d67802011-10-08 11:02:53 +020051#define CONFIG_FSL_PMIC_BITLEN 32
Fabio Estevam4e8b7542011-10-24 06:44:15 +000052#define CONFIG_RTC_MC13XXX
Guennadi Liakhovetski0a0b6062008-04-15 13:33:11 +020053
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020054/* allow to overwrite serial and ethaddr */
55#define CONFIG_ENV_OVERWRITE
56#define CONFIG_CONS_INDEX 1
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020057
Guennadi Liakhovetski7602ed52008-04-28 00:25:32 +020058#define CONFIG_LOADADDR 0x80800000 /* loadaddr env var */
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020059
Guennadi Liakhovetski0a0b6062008-04-15 13:33:11 +020060#define CONFIG_EXTRA_ENV_SETTINGS \
61 "netdev=eth0\0" \
62 "uboot_addr=0xa0000000\0" \
63 "uboot=mx31ads/u-boot.bin\0" \
64 "kernel=mx31ads/uImage\0" \
65 "nfsroot=/opt/eldk/arm\0" \
66 "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \
67 "bootargs_nfs=setenv bootargs ${bootargs} root=/dev/nfs " \
68 "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
69 "bootcmd=run bootcmd_net\0" \
70 "bootcmd_net=run bootargs_base bootargs_nfs; " \
71 "tftpboot ${loadaddr} ${kernel}; bootm\0" \
72 "prg_uboot=tftpboot ${loadaddr} ${uboot}; " \
73 "protect off ${uboot_addr} 0xa003ffff; " \
74 "erase ${uboot_addr} 0xa003ffff; " \
75 "cp.b ${loadaddr} ${uboot_addr} ${filesize}; " \
76 "setenv filesize; saveenv\0"
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020077
Ben Warrenb1c0eaa2009-08-25 13:09:37 -070078#define CONFIG_CS8900
79#define CONFIG_CS8900_BASE 0xb4020300
80#define CONFIG_CS8900_BUS16 1 /* follow the Linux driver */
Guennadi Liakhovetskid23ff682008-04-03 17:04:22 +020081
82/*
83 * The MX31ADS board seems to have a hardware "peculiarity" confirmed under
84 * U-Boot, RedBoot and Linux: the ethernet Rx signal is reaching the CS8900A
85 * controller inverted. The controller is capable of detecting and correcting
86 * this, but it needs 4 network packets for that. Which means, at startup, you
87 * will not receive answers to the first 4 packest, unless there have been some
88 * broadcasts on the network, or your board is on a hub. Reducing the ARP
89 * timeout from default 5 seconds to 200ms we speed up the initial TFTP
90 * transfer, should the user wish one, significantly.
91 */
92#define CONFIG_ARP_TIMEOUT 200UL
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020093
94/*
95 * Miscellaneous configurable options
96 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020099/* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
101#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
102#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200103
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */
105#define CONFIG_SYS_MEMTEST_END 0x10000
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200106
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200108
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200109#define CONFIG_CMDLINE_EDITING 1
110
111/*-----------------------------------------------------------------------
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200112 * Physical Memory Map
113 */
114#define CONFIG_NR_DRAM_BANKS 1
115#define PHYS_SDRAM_1 CSD0_BASE
116#define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
Fabio Estevam4ac2e2d2011-06-05 06:26:49 +0000117
118#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
119#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
120#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
121#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
122 GENERATED_GBL_DATA_SIZE)
123#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
124 CONFIG_SYS_GBL_DATA_OFFSET)
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200125
126/*-----------------------------------------------------------------------
127 * FLASH and environment organization
128 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_FLASH_BASE CS0_BASE
130#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
131#define CONFIG_SYS_MAX_FLASH_SECT 262 /* max number of sectors on one chip */
132#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE /* Monitor at beginning of flash */
133#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256KiB */
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200134
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200135#define CONFIG_ENV_IS_IN_FLASH 1
Felix Radenskyba8dcca2011-06-06 05:06:07 +0000136#define CONFIG_ENV_SECT_SIZE (128 * 1024)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200137#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
Felix Radenskyba8dcca2011-06-06 05:06:07 +0000138#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Guennadi Liakhovetskid23ff682008-04-03 17:04:22 +0200139
140/* Address and size of Redundant Environment Sector */
Felix Radenskyba8dcca2011-06-06 05:06:07 +0000141#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200142#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
Guennadi Liakhovetskid23ff682008-04-03 17:04:22 +0200143
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200144/*-----------------------------------------------------------------------
145 * CFI FLASH driver setup
146 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_FLASH_CFI 1 /* Flash memory is CFI compliant */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200148#define CONFIG_FLASH_CFI_DRIVER 1 /* Use drivers/cfi_flash.c */
Guennadi Liakhovetskid23ff682008-04-03 17:04:22 +0200149#define CONFIG_FLASH_SPANSION_S29WS_N 1 /* A non-standard buffered write algorithm */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* Use buffered writes (~10x faster) */
151#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use hardware sector protection */
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200152
153/*
154 * JFFS2 partitions
155 */
Stefan Roese68d7d652009-03-19 13:30:36 +0100156#undef CONFIG_CMD_MTDPARTS
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200157#define CONFIG_JFFS2_DEV "nor0"
158
159#endif /* __CONFIG_H */