blob: 5f1bf9ce7c0f49223a9d5a42a16320f40413fbe0 [file] [log] [blame]
Chandan Nath5289e832011-10-14 02:58:26 +00001/*
2 * board.c
3 *
4 * Common board functions for AM33XX based boards
5 *
6 * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
7 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Chandan Nath5289e832011-10-14 02:58:26 +00009 */
10
11#include <common.h>
Simon Glassd12010b2014-10-22 21:37:10 -060012#include <dm.h>
Lokesh Vutla878d8852017-05-05 13:45:28 +053013#include <debug_uart.h>
Tom Rini973b6632012-07-30 16:13:10 -070014#include <errno.h>
Simon Glass4119e062014-10-22 21:37:11 -060015#include <ns16550.h>
Tom Rini47f7bca2012-08-13 12:03:19 -070016#include <spl.h>
Chandan Nath5289e832011-10-14 02:58:26 +000017#include <asm/arch/cpu.h>
18#include <asm/arch/hardware.h>
Chandan Nath8a8f0842012-01-09 20:38:59 +000019#include <asm/arch/omap.h>
Chandan Nath5289e832011-10-14 02:58:26 +000020#include <asm/arch/ddr_defs.h>
21#include <asm/arch/clock.h>
Steve Sakoman3b971522012-06-04 05:35:34 +000022#include <asm/arch/gpio.h>
Ilya Yanok8eb16b72012-11-06 13:06:30 +000023#include <asm/arch/mem.h>
Chandan Nath8a8f0842012-01-09 20:38:59 +000024#include <asm/arch/mmc_host_def.h>
Tom Rinidb7dd812012-07-31 10:50:01 -070025#include <asm/arch/sys_proto.h>
Chandan Nath5289e832011-10-14 02:58:26 +000026#include <asm/io.h>
Tom Rinifda35eb2012-07-03 08:51:34 -070027#include <asm/emif.h>
Tom Rini65d750b2012-07-31 08:55:01 -070028#include <asm/gpio.h>
Semen Protsenko00bbe962017-06-02 18:00:00 +030029#include <asm/omap_common.h>
Tom Rini973b6632012-07-30 16:13:10 -070030#include <i2c.h>
31#include <miiphy.h>
32#include <cpsw.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090033#include <linux/errno.h>
Tom Rini6a0d8032013-08-30 16:28:44 -040034#include <linux/compiler.h>
Ilya Yanok7df5cf32012-11-06 13:48:23 +000035#include <linux/usb/ch9.h>
36#include <linux/usb/gadget.h>
37#include <linux/usb/musb.h>
38#include <asm/omap_musb.h>
Tom Rini155d4242013-08-28 09:00:28 -040039#include <asm/davinci_rtc.h>
Chandan Nath5289e832011-10-14 02:58:26 +000040
41DECLARE_GLOBAL_DATA_PTR;
42
Tom Rini86277332017-05-16 14:46:35 -040043int dram_init(void)
44{
45#ifndef CONFIG_SKIP_LOWLEVEL_INIT
46 sdram_init();
47#endif
48
49 /* dram_init must store complete ramsize in gd->ram_size */
50 gd->ram_size = get_ram_size(
51 (void *)CONFIG_SYS_SDRAM_BASE,
52 CONFIG_MAX_RAM_BANK_SIZE);
53 return 0;
54}
55
56int dram_init_banksize(void)
57{
58 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
59 gd->bd->bi_dram[0].size = gd->ram_size;
60
61 return 0;
62}
63
Tom Rini75507d52015-12-06 11:09:59 -050064#if !CONFIG_IS_ENABLED(OF_CONTROL)
Simon Glass4119e062014-10-22 21:37:11 -060065static const struct ns16550_platdata am33xx_serial[] = {
Heiko Schocher17fa0322017-01-18 08:05:49 +010066 { .base = CONFIG_SYS_NS16550_COM1, .reg_shift = 2,
67 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Tom Rini1480fdf2015-07-31 19:55:08 -040068# ifdef CONFIG_SYS_NS16550_COM2
Heiko Schocher17fa0322017-01-18 08:05:49 +010069 { .base = CONFIG_SYS_NS16550_COM2, .reg_shift = 2,
70 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Tom Rini1480fdf2015-07-31 19:55:08 -040071# ifdef CONFIG_SYS_NS16550_COM3
Heiko Schocher17fa0322017-01-18 08:05:49 +010072 { .base = CONFIG_SYS_NS16550_COM3, .reg_shift = 2,
73 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
74 { .base = CONFIG_SYS_NS16550_COM4, .reg_shift = 2,
75 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
76 { .base = CONFIG_SYS_NS16550_COM5, .reg_shift = 2,
77 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
78 { .base = CONFIG_SYS_NS16550_COM6, .reg_shift = 2,
79 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Simon Glass4119e062014-10-22 21:37:11 -060080# endif
Tom Rini1480fdf2015-07-31 19:55:08 -040081# endif
Simon Glass4119e062014-10-22 21:37:11 -060082};
83
84U_BOOT_DEVICES(am33xx_uarts) = {
Tom Rini75507d52015-12-06 11:09:59 -050085 { "ns16550_serial", &am33xx_serial[0] },
Simon Glass4119e062014-10-22 21:37:11 -060086# ifdef CONFIG_SYS_NS16550_COM2
Tom Rini75507d52015-12-06 11:09:59 -050087 { "ns16550_serial", &am33xx_serial[1] },
Simon Glass4119e062014-10-22 21:37:11 -060088# ifdef CONFIG_SYS_NS16550_COM3
Tom Rini75507d52015-12-06 11:09:59 -050089 { "ns16550_serial", &am33xx_serial[2] },
90 { "ns16550_serial", &am33xx_serial[3] },
91 { "ns16550_serial", &am33xx_serial[4] },
92 { "ns16550_serial", &am33xx_serial[5] },
Simon Glass4119e062014-10-22 21:37:11 -060093# endif
94# endif
95};
Simon Glass4119e062014-10-22 21:37:11 -060096
Tom Rini90345c92016-01-05 12:17:15 -050097#ifdef CONFIG_DM_GPIO
98static const struct omap_gpio_platdata am33xx_gpio[] = {
99 { 0, AM33XX_GPIO0_BASE },
100 { 1, AM33XX_GPIO1_BASE },
101 { 2, AM33XX_GPIO2_BASE },
102 { 3, AM33XX_GPIO3_BASE },
103#ifdef CONFIG_AM43XX
104 { 4, AM33XX_GPIO4_BASE },
105 { 5, AM33XX_GPIO5_BASE },
106#endif
107};
108
109U_BOOT_DEVICES(am33xx_gpios) = {
110 { "gpio_omap", &am33xx_gpio[0] },
111 { "gpio_omap", &am33xx_gpio[1] },
112 { "gpio_omap", &am33xx_gpio[2] },
113 { "gpio_omap", &am33xx_gpio[3] },
114#ifdef CONFIG_AM43XX
115 { "gpio_omap", &am33xx_gpio[4] },
116 { "gpio_omap", &am33xx_gpio[5] },
117#endif
118};
119#endif
120#endif
Simon Glassd12010b2014-10-22 21:37:10 -0600121
Tom Rini1480fdf2015-07-31 19:55:08 -0400122#ifndef CONFIG_DM_GPIO
Dave Gerlachcd8341b2014-02-10 11:41:49 -0500123static const struct gpio_bank gpio_bank_am33xx[] = {
Tom Rini0a9e3402015-07-31 19:55:09 -0400124 { (void *)AM33XX_GPIO0_BASE },
125 { (void *)AM33XX_GPIO1_BASE },
126 { (void *)AM33XX_GPIO2_BASE },
127 { (void *)AM33XX_GPIO3_BASE },
Dave Gerlachcd8341b2014-02-10 11:41:49 -0500128#ifdef CONFIG_AM43XX
Tom Rini0a9e3402015-07-31 19:55:09 -0400129 { (void *)AM33XX_GPIO4_BASE },
130 { (void *)AM33XX_GPIO5_BASE },
Dave Gerlachcd8341b2014-02-10 11:41:49 -0500131#endif
Steve Sakoman3b971522012-06-04 05:35:34 +0000132};
133
134const struct gpio_bank *const omap_gpio_bank = gpio_bank_am33xx;
Simon Glassd12010b2014-10-22 21:37:10 -0600135#endif
136
Jean-Jacques Hiblotd5abcf92017-02-01 11:39:14 +0100137#if defined(CONFIG_MMC_OMAP_HS)
Peter Korsgaard75a23882012-10-18 01:21:10 +0000138int cpu_mmc_init(bd_t *bis)
Chandan Nath876bdd62012-01-09 20:38:58 +0000139{
Tom Rini0689a2e2012-08-08 10:31:08 -0700140 int ret;
Peter Korsgaard75a23882012-10-18 01:21:10 +0000141
Nikita Kiryanove3913f52012-12-03 02:19:47 +0000142 ret = omap_mmc_init(0, 0, 0, -1, -1);
Tom Rini0689a2e2012-08-08 10:31:08 -0700143 if (ret)
144 return ret;
145
Nikita Kiryanove3913f52012-12-03 02:19:47 +0000146 return omap_mmc_init(1, 0, 0, -1, -1);
Chandan Nath876bdd62012-01-09 20:38:58 +0000147}
148#endif
Chandan Nath8a8f0842012-01-09 20:38:59 +0000149
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000150/* AM33XX has two MUSB controllers which can be host or gadget */
Paul Kocialkowski95de1e22015-08-04 17:04:06 +0200151#if (defined(CONFIG_USB_MUSB_GADGET) || defined(CONFIG_USB_MUSB_HOST)) && \
Mugunthan V N19570222016-11-17 14:38:07 +0530152 (defined(CONFIG_AM335X_USB0) || defined(CONFIG_AM335X_USB1)) && \
153 (!defined(CONFIG_DM_USB))
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000154static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
155
156/* USB 2.0 PHY Control */
157#define CM_PHY_PWRDN (1 << 0)
158#define CM_PHY_OTG_PWRDN (1 << 1)
159#define OTGVDET_EN (1 << 19)
160#define OTGSESSENDEN (1 << 20)
161
162static void am33xx_usb_set_phy_power(u8 on, u32 *reg_addr)
163{
164 if (on) {
165 clrsetbits_le32(reg_addr, CM_PHY_PWRDN | CM_PHY_OTG_PWRDN,
166 OTGVDET_EN | OTGSESSENDEN);
167 } else {
168 clrsetbits_le32(reg_addr, 0, CM_PHY_PWRDN | CM_PHY_OTG_PWRDN);
169 }
170}
171
172static struct musb_hdrc_config musb_config = {
173 .multipoint = 1,
174 .dyn_fifo = 1,
175 .num_eps = 16,
176 .ram_bits = 12,
177};
178
179#ifdef CONFIG_AM335X_USB0
Mugunthan V N1cac34c2016-11-17 14:38:10 +0530180static void am33xx_otg0_set_phy_power(struct udevice *dev, u8 on)
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000181{
182 am33xx_usb_set_phy_power(on, &cdev->usb_ctrl0);
183}
184
185struct omap_musb_board_data otg0_board_data = {
186 .set_phy_power = am33xx_otg0_set_phy_power,
187};
188
189static struct musb_hdrc_platform_data otg0_plat = {
190 .mode = CONFIG_AM335X_USB0_MODE,
191 .config = &musb_config,
192 .power = 50,
193 .platform_ops = &musb_dsps_ops,
194 .board_data = &otg0_board_data,
195};
196#endif
197
198#ifdef CONFIG_AM335X_USB1
Mugunthan V N1cac34c2016-11-17 14:38:10 +0530199static void am33xx_otg1_set_phy_power(struct udevice *dev, u8 on)
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000200{
201 am33xx_usb_set_phy_power(on, &cdev->usb_ctrl1);
202}
203
204struct omap_musb_board_data otg1_board_data = {
205 .set_phy_power = am33xx_otg1_set_phy_power,
206};
207
208static struct musb_hdrc_platform_data otg1_plat = {
209 .mode = CONFIG_AM335X_USB1_MODE,
210 .config = &musb_config,
211 .power = 50,
212 .platform_ops = &musb_dsps_ops,
213 .board_data = &otg1_board_data,
214};
215#endif
216#endif
217
218int arch_misc_init(void)
219{
Mugunthan V N19570222016-11-17 14:38:07 +0530220#ifndef CONFIG_DM_USB
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000221#ifdef CONFIG_AM335X_USB0
222 musb_register(&otg0_plat, &otg0_board_data,
Matt Porter81df2ba2013-03-15 10:07:02 +0000223 (void *)USB0_OTG_BASE);
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000224#endif
225#ifdef CONFIG_AM335X_USB1
226 musb_register(&otg1_plat, &otg1_board_data,
Matt Porter81df2ba2013-03-15 10:07:02 +0000227 (void *)USB1_OTG_BASE);
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000228#endif
Mugunthan V N3aec2642016-11-17 14:38:09 +0530229#else
230 struct udevice *dev;
231 int ret;
232
233 ret = uclass_first_device(UCLASS_MISC, &dev);
234 if (ret || !dev)
235 return ret;
Mugunthan V Nba7916c2016-11-17 14:38:13 +0530236
237#if defined(CONFIG_DM_ETH) && defined(CONFIG_USB_ETHER)
238 ret = usb_ether_init();
239 if (ret) {
240 error("USB ether init failed\n");
241 return ret;
242 }
243#endif
Mugunthan V N19570222016-11-17 14:38:07 +0530244#endif
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000245 return 0;
246}
Heiko Schocher49f78362013-06-05 07:47:56 +0200247
Tom Rinid0e6d342014-04-09 08:25:57 -0400248#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Tom Rini6a0d8032013-08-30 16:28:44 -0400249/*
Tom Rini196311d2014-05-21 12:57:22 -0400250 * In the case of non-SPL based booting we'll want to call these
251 * functions a tiny bit later as it will require gd to be set and cleared
252 * and that's not true in s_init in this case so we cannot do it there.
253 */
254int board_early_init_f(void)
255{
256 prcm_init();
257 set_mux_conf_regs();
258
259 return 0;
260}
261
262/*
Tom Rini6a0d8032013-08-30 16:28:44 -0400263 * This function is the place to do per-board things such as ramp up the
264 * MPU clock frequency.
265 */
266__weak void am33xx_spl_board_init(void)
267{
268}
269
Heiko Schocher16678eb2013-11-04 14:05:00 +0100270#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC)
Heiko Schocher06604812013-07-30 10:48:54 +0530271static void rtc32k_enable(void)
Heiko Schocher49f78362013-06-05 07:47:56 +0200272{
Tom Rini155d4242013-08-28 09:00:28 -0400273 struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE;
Heiko Schocher49f78362013-06-05 07:47:56 +0200274
275 /*
276 * Unlock the RTC's registers. For more details please see the
277 * RTC_SS section of the TRM. In order to unlock we need to
278 * write these specific values (keys) in this order.
279 */
Tom Rini155d4242013-08-28 09:00:28 -0400280 writel(RTC_KICK0R_WE, &rtc->kick0r);
281 writel(RTC_KICK1R_WE, &rtc->kick1r);
Heiko Schocher49f78362013-06-05 07:47:56 +0200282
283 /* Enable the RTC 32K OSC by setting bits 3 and 6. */
284 writel((1 << 3) | (1 << 6), &rtc->osc);
285}
Heiko Schocher16678eb2013-11-04 14:05:00 +0100286#endif
Heiko Schocher7ea7f682013-06-04 11:00:57 +0200287
Heiko Schocher06604812013-07-30 10:48:54 +0530288static void uart_soft_reset(void)
Heiko Schocher7ea7f682013-06-04 11:00:57 +0200289{
290 struct uart_sys *uart_base = (struct uart_sys *)DEFAULT_UART_BASE;
291 u32 regval;
292
293 regval = readl(&uart_base->uartsyscfg);
294 regval |= UART_RESET;
295 writel(regval, &uart_base->uartsyscfg);
296 while ((readl(&uart_base->uartsyssts) &
297 UART_CLK_RUNNING_MASK) != UART_CLK_RUNNING_MASK)
298 ;
299
300 /* Disable smart idle */
301 regval = readl(&uart_base->uartsyscfg);
302 regval |= UART_SMART_IDLE_EN;
303 writel(regval, &uart_base->uartsyscfg);
304}
Heiko Schocher06604812013-07-30 10:48:54 +0530305
306static void watchdog_disable(void)
307{
308 struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE;
309
310 writel(0xAAAA, &wdtimer->wdtwspr);
311 while (readl(&wdtimer->wdtwwps) != 0x0)
312 ;
313 writel(0x5555, &wdtimer->wdtwspr);
314 while (readl(&wdtimer->wdtwwps) != 0x0)
315 ;
316}
Heiko Schocher06604812013-07-30 10:48:54 +0530317
318void s_init(void)
319{
Lokesh Vutlac704a992016-10-14 10:35:23 +0530320}
321
322void early_system_init(void)
323{
Heiko Schocher06604812013-07-30 10:48:54 +0530324 /*
325 * The ROM will only have set up sufficient pinmux to allow for the
326 * first 4KiB NOR to be read, we must finish doing what we know of
327 * the NOR mux in this space in order to continue.
328 */
329#ifdef CONFIG_NOR_BOOT
330 enable_norboot_pin_mux();
331#endif
Heiko Schocher06604812013-07-30 10:48:54 +0530332 watchdog_disable();
Heiko Schocher06604812013-07-30 10:48:54 +0530333 set_uart_mux_conf();
Lokesh Vutlab64a7cb2016-10-14 10:35:24 +0530334 setup_early_clocks();
Heiko Schocher06604812013-07-30 10:48:54 +0530335 uart_soft_reset();
Lokesh Vutla878d8852017-05-05 13:45:28 +0530336#ifdef CONFIG_DEBUG_UART_OMAP
337 debug_uart_init();
338#endif
Lokesh Vutla140d76a2016-10-14 10:35:25 +0530339#ifdef CONFIG_TI_I2C_BOARD_DETECT
340 do_board_detect();
341#endif
Heiko Schocher16678eb2013-11-04 14:05:00 +0100342#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC)
Heiko Schocher06604812013-07-30 10:48:54 +0530343 /* Enable RTC32K clock */
344 rtc32k_enable();
Heiko Schocher16678eb2013-11-04 14:05:00 +0100345#endif
Heiko Schocher06604812013-07-30 10:48:54 +0530346}
Lokesh Vutlac704a992016-10-14 10:35:23 +0530347
348#ifdef CONFIG_SPL_BUILD
349void board_init_f(ulong dummy)
350{
Semen Protsenko00bbe962017-06-02 18:00:00 +0300351 hw_data_init();
Lokesh Vutlac704a992016-10-14 10:35:23 +0530352 early_system_init();
353 board_early_init_f();
354 sdram_init();
Lokesh Vutla86282792017-04-18 17:27:24 +0530355 /* dram_init must store complete ramsize in gd->ram_size */
356 gd->ram_size = get_ram_size(
357 (void *)CONFIG_SYS_SDRAM_BASE,
358 CONFIG_MAX_RAM_BANK_SIZE);
Lokesh Vutlac704a992016-10-14 10:35:23 +0530359}
Tom Rinid73f38f2014-03-05 14:57:47 -0500360#endif
Lokesh Vutlac704a992016-10-14 10:35:23 +0530361
362#endif
363
364int arch_cpu_init_dm(void)
365{
Semen Protsenko00bbe962017-06-02 18:00:00 +0300366 hw_data_init();
Lokesh Vutlac704a992016-10-14 10:35:23 +0530367#ifndef CONFIG_SKIP_LOWLEVEL_INIT
368 early_system_init();
369#endif
370 return 0;
371}