blob: 26c2bcb6893ff1c841f5f6b9443dfe613a93d88d [file] [log] [blame]
Timo Tuunainenea8d9892008-02-01 10:09:03 +00001/*
2 * Based on Modifications by Alan Lu / Artila and
3 * Rick Bronson <rick@efn.org>
4 *
5 * Configuration settings for the Artila M-501 starter kit,
6 * with V02 processor card.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
Jens Scharsig425de622010-02-03 22:45:42 +010030#define CONFIG_AT91_LEGACY
31
Timo Tuunainenea8d9892008-02-01 10:09:03 +000032/* ARM asynchronous clock */
33/* from 18.432 MHz crystal (18432000 / 4 * 39) */
34#define AT91C_MAIN_CLOCK 179712000
35/* Perip clock (AT91C_MASTER_CLOCK / 3) */
36#define AT91C_MASTER_CLOCK 59904000
37#define AT91_SLOW_CLOCK 32768 /* slow clock */
38
Jens Scharsigc041e9d2010-01-23 12:03:45 +010039#define CONFIG_AT91RM9200 1 /* It's an Atmel AT91RM9200 SoC */
Timo Tuunainenea8d9892008-02-01 10:09:03 +000040#define CONFIG_AT91RM9200DK 1 /* on an AT91RM9200DK Board */
41#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
42#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
43#define CONFIG_SETUP_MEMORY_TAGS 1
44#define CONFIG_INITRD_TAG 1
45
Timo Tuunainenea8d9892008-02-01 10:09:03 +000046#define CONFIG_MENUPROMPT "."
Jean-Christophe PLAGNIOL-VILLARD8a486862009-01-03 17:22:26 +010047/*
48 * LowLevel Init
49 */
50#define CONFIG_SYS_USE_MAIN_OSCILLATOR 1
51/* flash */
Jean-Christophe PLAGNIOL-VILLARD8a486862009-01-03 17:22:26 +010052#define CONFIG_SYS_EBI_CFGR_VAL 0x00000000
53#define CONFIG_SYS_SMC_CSR0_VAL 0x00003284 /* 16bit, 2 TDF, 4 WS */
54
55/* clocks */
56#define CONFIG_SYS_PLLAR_VAL 0x20263E04 /* 179.712000 MHz for PCK */
57#define CONFIG_SYS_PLLBR_VAL 0x10483E0E /* 48.054857 MHz (divider by 2 for USB) */
58/* PCK/3 = MCK Master Clock = 59.904000MHz from PLLA */
59#define CONFIG_SYS_MCKR_VAL 0x00000202
60
61/* sdram */
62#define CONFIG_SYS_PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */
63#define CONFIG_SYS_PIOC_BSR_VAL 0x00000000
64#define CONFIG_SYS_PIOC_PDR_VAL 0xFFFF0000
65#define CONFIG_SYS_EBI_CSA_VAL 0x00000002 /* CS1=CONFIG_SYS_SDRAM */
66#define CONFIG_SYS_SDRC_CR_VAL 0x2188c155 /* set up the CONFIG_SYS_SDRAM */
67#define CONFIG_SYS_SDRAM 0x20000000 /* address of the CONFIG_SYS_SDRAM */
68#define CONFIG_SYS_SDRAM1 0x20000080 /* address of the CONFIG_SYS_SDRAM */
69#define CONFIG_SYS_SDRAM_VAL 0x00000000 /* value written to CONFIG_SYS_SDRAM */
70#define CONFIG_SYS_SDRC_MR_VAL 0x00000002 /* Precharge All */
71#define CONFIG_SYS_SDRC_MR_VAL1 0x00000004 /* refresh */
72#define CONFIG_SYS_SDRC_MR_VAL2 0x00000003 /* Load Mode Register */
73#define CONFIG_SYS_SDRC_MR_VAL3 0x00000000 /* Normal Mode */
74#define CONFIG_SYS_SDRC_TR_VAL 0x000002E0 /* Write refresh rate */
Timo Tuunainenea8d9892008-02-01 10:09:03 +000075
76/*
77 * Size of malloc() pool
78 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
80#define CONFIG_SYS_GBL_DATA_SIZE 128 /* Bytes reserved for initial data */
Timo Tuunainenea8d9892008-02-01 10:09:03 +000081
82#define CONFIG_BAUDRATE 115200
83
84/* Hardcode so no __divsi3 : AT91C_MASTER_CLOCK / baudrate / 16 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020085#define CONFIG_SYS_AT91C_BRGR_DIVISOR 33
Timo Tuunainenea8d9892008-02-01 10:09:03 +000086
87/*
88 * Hardware drivers
89 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +020091#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020092#define CONFIG_ENV_SECT_SIZE 0x20000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
94#define CONFIG_SYS_FLASH_PROTECTION /*for Intel P30 Flash*/
Timo Tuunainenea8d9892008-02-01 10:09:03 +000095#define CONFIG_HARD_I2C
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_I2C_SPEED 100
97#define CONFIG_SYS_I2C_SLAVE 0
98#define CONFIG_SYS_CONSOLE_INFO_QUIET
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +020099#undef CONFIG_ENV_IS_IN_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
101#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
102#define CONFIG_SYS_EEPROM_AT24C16
103#define CONFIG_SYS_I2C_RTC_ADDR 0x32
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000104#undef CONFIG_RTC_DS1338
105#define CONFIG_RTC_RS5C372A
106#undef CONFIG_POST
107#define CONFIG_M501SK
108#define CONFIG_CMC_PU2
109
110/* define one of these to choose the DBGU, USART0 or USART1 as console */
Jean-Christophe PLAGNIOL-VILLARDbeebd852009-03-27 23:26:43 +0100111#define CONFIG_AT91RM9200_USART
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000112#define CONFIG_DBGU
113#undef CONFIG_USART0
114#undef CONFIG_USART1
115
116#undef CONFIG_HWFLOW /* don't include RTS/CTS flow control support */
117#undef CONFIG_MODEM_SUPPORT /* disable modem initialization stuff */
118
119#define CONFIG_BOOTARGS "mem=32M console=ttyS0,115200 " \
120 "initrd=0x20800000,8192000 ramdisk_size=15360 " \
121 "root=/dev/ram0 rw mtdparts=phys_mapped_flash:" \
122 "128k(loader)ro,128k(reserved)ro,1408k(linux)" \
123 "ro,2560k(ramdisk)ro,-(userdisk)"
124#define CONFIG_BOOTCOMMAND "bootm 10040000 101a0000"
125#define CONFIG_BOOTDELAY 1
126#define CONFIG_BAUDRATE 115200
127#define CONFIG_IPADDR 192.168.1.100
128#define CONFIG_SERVERIP 192.168.1.1
129#define CONFIG_GATEWAYIP 192.168.1.254
130#define CONFIG_NETMASK 255.255.255.0
131#define CONFIG_BOOTFILE uImage
132#define CONFIG_ETHADDR 00:13:48:aa:bb:cc
133#define CONFIG_ENV_OVERWRITE 1
134#define BOARD_LATE_INIT
135
136#define CONFIG_EXTRA_ENV_SETTINGS \
137 "unlock=yes\0"
138
Jean-Christophe PLAGNIOL-VILLARD936897d2008-07-25 15:18:16 +0200139#define CONFIG_CMD_JFFS2
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000140#undef CONFIG_CMD_EEPROM
141#define CONFIG_CMD_NET
142#define CONFIG_CMD_RUN
143#define CONFIG_CMD_DHCP
144#define CONFIG_CMD_MEMORY
145#define CONFIG_CMD_PING
146#define CONFIG_CMD_SDRAM
147#define CONFIG_CMD_DIAG
148#define CONFIG_CMD_I2C
149#define CONFIG_CMD_DATE
150#define CONFIG_CMD_POST
151#define CONFIG_CMD_MISC
152#define CONFIG_CMD_LOADS
153#define CONFIG_CMD_IMI
154#define CONFIG_CMD_NFS
155#define CONFIG_CMD_FLASH
Mike Frysingerbdab39d2009-01-28 19:08:14 -0500156#define CONFIG_CMD_SAVEENV
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000157
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_HUSH_PARSER
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000159#define CONFIG_AUTO_COMPLETE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_PROMPT_HUSH_PS2 ">>"
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000161
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_MAX_NAND_DEVICE 0 /* Max number of NAND devices */
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000163
164#define CONFIG_NR_DRAM_BANKS 1
165#define PHYS_SDRAM 0x20000000
166#define PHYS_SDRAM_SIZE 0x2000000 /* 32 megs */
167
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_MEMTEST_START 0x21000000 /* PHYS_SDRAM */
169/* CONFIG_SYS_MEMTEST_START + PHYS_SDRAM_SIZE - 262144 */
170#define CONFIG_SYS_MEMTEST_END 0x00100000
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000171
Jens Scharsigc041e9d2010-01-23 12:03:45 +0100172#define CONFIG_NET_MULTI 1
173#ifdef CONFIG_NET_MULTI
174#define CONFIG_DRIVER_AT91EMAC 1
175#define CONFIG_SYS_RX_ETH_BUFFER 8
176#else
177#define CONFIG_DRIVER_ETHER 1
178#endif
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000179#define CONFIG_NET_RETRY_COUNT 20
180#define CONFIG_AT91C_USE_RMII
181
182#define PHYS_FLASH_1 0x10000000
183#define PHYS_FLASH_SIZE 0x800000 /* 8 megs main flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
185#define CONFIG_SYS_MAX_FLASH_BANKS 1
186#define CONFIG_SYS_MAX_FLASH_SECT 256
187#define CONFIG_SYS_FLASH_ERASE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
188#define CONFIG_SYS_FLASH_WRITE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Write */
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000189
Jean-Christophe PLAGNIOL-VILLARD057c8492008-09-10 22:47:58 +0200190#ifdef CONFIG_ENV_IS_IN_DATAFLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200191#define CONFIG_ENV_OFFSET 0x20000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200193#define CONFIG_ENV_SIZE 0x2000
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000194#else
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200195#define CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200196#define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0x00020000)
197#define CONFIG_ENV_SIZE 2048
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000198#endif
199
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200200#ifdef CONFIG_ENV_IS_IN_EEPROM
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200201#define CONFIG_ENV_OFFSET 1024
202#define CONFIG_ENV_SIZE 1024
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000203#endif
204
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_LOAD_ADDR 0x21000000 /* default load address */
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000206
207/* use for protect flash sectors */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_BOOT_SIZE 0x6000 /* 24 KBytes */
209#define CONFIG_SYS_U_BOOT_BASE (PHYS_FLASH_1 + 0x10000)
210#define CONFIG_SYS_U_BOOT_SIZE 0x10000 /* 64 KBytes */
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000211
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_BAUDRATE_TABLE { 115200 , 19200, 38400, 57600, 9600 }
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000213
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_PROMPT "U-Boot> " /* Monitor Command Prompt */
215#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
216#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000217/* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000219
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220#define CONFIG_SYS_HZ 1000
221#define CONFIG_SYS_HZ_CLOCK AT91C_MASTER_CLOCK/2
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000222
223#define CONFIG_STACKSIZE (32*1024) /* regular stack */
224
225#ifdef CONFIG_USE_IRQ
226#error CONFIG_USE_IRQ not supported
227#endif
228
229#endif