blob: acf3a82828e1d4d2154b062a8d1ff896dd20b12b [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Vipin KUMAR5b1b1882010-06-29 10:53:34 +05302/*
3 * (C) Copyright 2010
4 * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com.
Vipin KUMAR5b1b1882010-06-29 10:53:34 +05305 */
6
7/*
Simon Glass64dcd252015-04-05 16:07:40 -06008 * Designware ethernet IP driver for U-Boot
Vipin KUMAR5b1b1882010-06-29 10:53:34 +05309 */
10
11#include <common.h>
Patrice Chotardba1f9662017-11-29 09:06:11 +010012#include <clk.h>
Simon Glass1eb69ae2019-11-14 12:57:39 -070013#include <cpu_func.h>
Simon Glass75577ba2015-04-05 16:07:41 -060014#include <dm.h>
Simon Glass64dcd252015-04-05 16:07:40 -060015#include <errno.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060016#include <log.h>
Vipin KUMAR5b1b1882010-06-29 10:53:34 +053017#include <miiphy.h>
18#include <malloc.h>
Simon Glass90526e92020-05-10 11:39:56 -060019#include <net.h>
Bin Meng8b7ee662015-09-11 03:24:35 -070020#include <pci.h>
Ley Foon Tan495c70f2018-06-14 18:45:23 +080021#include <reset.h>
Simon Glass90526e92020-05-10 11:39:56 -060022#include <asm/cache.h>
Simon Glass336d4612020-02-03 07:36:16 -070023#include <dm/device_compat.h>
Neil Armstrong5160b452021-02-24 15:02:39 +010024#include <dm/device-internal.h>
Simon Glass61b29b82020-02-03 07:36:15 -070025#include <dm/devres.h>
Neil Armstrong5160b452021-02-24 15:02:39 +010026#include <dm/lists.h>
Stefan Roeseef760252012-05-07 12:04:25 +020027#include <linux/compiler.h>
Simon Glassc05ed002020-05-10 11:40:11 -060028#include <linux/delay.h>
Vipin KUMAR5b1b1882010-06-29 10:53:34 +053029#include <linux/err.h>
Florian Fainelli7a9ca9d2017-12-09 14:59:55 -080030#include <linux/kernel.h>
Vipin KUMAR5b1b1882010-06-29 10:53:34 +053031#include <asm/io.h>
Jacob Chen6ec922f2017-03-27 16:54:17 +080032#include <power/regulator.h>
Vipin KUMAR5b1b1882010-06-29 10:53:34 +053033#include "designware.h"
34
Alexey Brodkin92a190a2014-01-22 20:54:06 +040035static int dw_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
36{
Sjoerd Simons90b7fc92016-02-28 22:24:55 +010037#ifdef CONFIG_DM_ETH
38 struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
39 struct eth_mac_regs *mac_p = priv->mac_regs_p;
40#else
Alexey Brodkin92a190a2014-01-22 20:54:06 +040041 struct eth_mac_regs *mac_p = bus->priv;
Sjoerd Simons90b7fc92016-02-28 22:24:55 +010042#endif
Alexey Brodkin92a190a2014-01-22 20:54:06 +040043 ulong start;
44 u16 miiaddr;
45 int timeout = CONFIG_MDIO_TIMEOUT;
46
47 miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
48 ((reg << MIIREGSHIFT) & MII_REGMSK);
49
50 writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
51
52 start = get_timer(0);
53 while (get_timer(start) < timeout) {
54 if (!(readl(&mac_p->miiaddr) & MII_BUSY))
55 return readl(&mac_p->miidata);
56 udelay(10);
57 };
58
Simon Glass64dcd252015-04-05 16:07:40 -060059 return -ETIMEDOUT;
Alexey Brodkin92a190a2014-01-22 20:54:06 +040060}
61
62static int dw_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
63 u16 val)
64{
Sjoerd Simons90b7fc92016-02-28 22:24:55 +010065#ifdef CONFIG_DM_ETH
66 struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
67 struct eth_mac_regs *mac_p = priv->mac_regs_p;
68#else
Alexey Brodkin92a190a2014-01-22 20:54:06 +040069 struct eth_mac_regs *mac_p = bus->priv;
Sjoerd Simons90b7fc92016-02-28 22:24:55 +010070#endif
Alexey Brodkin92a190a2014-01-22 20:54:06 +040071 ulong start;
72 u16 miiaddr;
Simon Glass64dcd252015-04-05 16:07:40 -060073 int ret = -ETIMEDOUT, timeout = CONFIG_MDIO_TIMEOUT;
Alexey Brodkin92a190a2014-01-22 20:54:06 +040074
75 writel(val, &mac_p->miidata);
76 miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
77 ((reg << MIIREGSHIFT) & MII_REGMSK) | MII_WRITE;
78
79 writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
80
81 start = get_timer(0);
82 while (get_timer(start) < timeout) {
83 if (!(readl(&mac_p->miiaddr) & MII_BUSY)) {
84 ret = 0;
85 break;
86 }
87 udelay(10);
88 };
89
90 return ret;
91}
92
Simon Glassbcee8d62019-12-06 21:41:35 -070093#if defined(CONFIG_DM_ETH) && CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons90b7fc92016-02-28 22:24:55 +010094static int dw_mdio_reset(struct mii_dev *bus)
95{
96 struct udevice *dev = bus->priv;
97 struct dw_eth_dev *priv = dev_get_priv(dev);
Simon Glassc69cda22020-12-03 16:55:20 -070098 struct dw_eth_pdata *pdata = dev_get_plat(dev);
Sjoerd Simons90b7fc92016-02-28 22:24:55 +010099 int ret;
100
101 if (!dm_gpio_is_valid(&priv->reset_gpio))
102 return 0;
103
104 /* reset the phy */
105 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
106 if (ret)
107 return ret;
108
109 udelay(pdata->reset_delays[0]);
110
111 ret = dm_gpio_set_value(&priv->reset_gpio, 1);
112 if (ret)
113 return ret;
114
115 udelay(pdata->reset_delays[1]);
116
117 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
118 if (ret)
119 return ret;
120
121 udelay(pdata->reset_delays[2]);
122
123 return 0;
124}
125#endif
126
Neil Armstrong5160b452021-02-24 15:02:39 +0100127#if IS_ENABLED(CONFIG_DM_MDIO)
128int designware_eth_mdio_read(struct udevice *mdio_dev, int addr, int devad, int reg)
129{
130 struct mdio_perdev_priv *pdata = dev_get_uclass_priv(mdio_dev);
131
132 return dw_mdio_read(pdata->mii_bus, addr, devad, reg);
133}
134
135int designware_eth_mdio_write(struct udevice *mdio_dev, int addr, int devad, int reg, u16 val)
136{
137 struct mdio_perdev_priv *pdata = dev_get_uclass_priv(mdio_dev);
138
139 return dw_mdio_write(pdata->mii_bus, addr, devad, reg, val);
140}
141
142#if CONFIG_IS_ENABLED(DM_GPIO)
143int designware_eth_mdio_reset(struct udevice *mdio_dev)
144{
145 struct mdio_perdev_priv *pdata = dev_get_uclass_priv(mdio_dev);
146
147 return dw_mdio_reset(pdata->mii_bus);
148}
149#endif
150
151static const struct mdio_ops designware_eth_mdio_ops = {
152 .read = designware_eth_mdio_read,
153 .write = designware_eth_mdio_write,
154#if CONFIG_IS_ENABLED(DM_GPIO)
155 .reset = designware_eth_mdio_reset,
156#endif
157};
158
159static int designware_eth_mdio_probe(struct udevice *dev)
160{
161 /* Use the priv data of parent */
162 dev_set_priv(dev, dev_get_priv(dev->parent));
163
164 return 0;
165}
166
167U_BOOT_DRIVER(designware_eth_mdio) = {
168 .name = "eth_designware_mdio",
169 .id = UCLASS_MDIO,
170 .probe = designware_eth_mdio_probe,
171 .ops = &designware_eth_mdio_ops,
172 .plat_auto = sizeof(struct mdio_perdev_priv),
173};
174#endif
175
Sjoerd Simons90b7fc92016-02-28 22:24:55 +0100176static int dw_mdio_init(const char *name, void *priv)
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400177{
178 struct mii_dev *bus = mdio_alloc();
179
180 if (!bus) {
181 printf("Failed to allocate MDIO bus\n");
Simon Glass64dcd252015-04-05 16:07:40 -0600182 return -ENOMEM;
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400183 }
184
185 bus->read = dw_mdio_read;
186 bus->write = dw_mdio_write;
Ben Whitten192bc692015-12-30 13:05:58 +0000187 snprintf(bus->name, sizeof(bus->name), "%s", name);
Simon Glassbcee8d62019-12-06 21:41:35 -0700188#if defined(CONFIG_DM_ETH) && CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons90b7fc92016-02-28 22:24:55 +0100189 bus->reset = dw_mdio_reset;
190#endif
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400191
Sjoerd Simons90b7fc92016-02-28 22:24:55 +0100192 bus->priv = priv;
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400193
194 return mdio_register(bus);
195}
Vipin Kumar13edd172012-03-26 00:09:56 +0000196
Neil Armstrong5160b452021-02-24 15:02:39 +0100197#if IS_ENABLED(CONFIG_DM_MDIO)
198static int dw_dm_mdio_init(const char *name, void *priv)
199{
200 struct udevice *dev = priv;
201 ofnode node;
202 int ret;
203
204 ofnode_for_each_subnode(node, dev_ofnode(dev)) {
205 const char *subnode_name = ofnode_get_name(node);
206 struct udevice *mdiodev;
207
208 if (strcmp(subnode_name, "mdio"))
209 continue;
210
211 ret = device_bind_driver_to_node(dev, "eth_designware_mdio",
212 subnode_name, node, &mdiodev);
213 if (ret)
214 debug("%s: not able to bind mdio device node\n", __func__);
215
216 return 0;
217 }
218
219 printf("%s: mdio node is missing, registering legacy mdio bus", __func__);
220
221 return dw_mdio_init(name, priv);
222}
223#endif
224
Simon Glass64dcd252015-04-05 16:07:40 -0600225static void tx_descs_init(struct dw_eth_dev *priv)
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530226{
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530227 struct eth_dma_regs *dma_p = priv->dma_regs_p;
228 struct dmamacdescr *desc_table_p = &priv->tx_mac_descrtable[0];
229 char *txbuffs = &priv->txbuffs[0];
230 struct dmamacdescr *desc_p;
231 u32 idx;
232
233 for (idx = 0; idx < CONFIG_TX_DESCR_NUM; idx++) {
234 desc_p = &desc_table_p[idx];
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200235 desc_p->dmamac_addr = (ulong)&txbuffs[idx * CONFIG_ETH_BUFSIZE];
236 desc_p->dmamac_next = (ulong)&desc_table_p[idx + 1];
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530237
238#if defined(CONFIG_DW_ALTDESCRIPTOR)
239 desc_p->txrx_status &= ~(DESC_TXSTS_TXINT | DESC_TXSTS_TXLAST |
Marek Vasut2b261092015-12-20 03:59:23 +0100240 DESC_TXSTS_TXFIRST | DESC_TXSTS_TXCRCDIS |
241 DESC_TXSTS_TXCHECKINSCTRL |
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530242 DESC_TXSTS_TXRINGEND | DESC_TXSTS_TXPADDIS);
243
244 desc_p->txrx_status |= DESC_TXSTS_TXCHAIN;
245 desc_p->dmamac_cntl = 0;
246 desc_p->txrx_status &= ~(DESC_TXSTS_MSK | DESC_TXSTS_OWNBYDMA);
247#else
248 desc_p->dmamac_cntl = DESC_TXCTRL_TXCHAIN;
249 desc_p->txrx_status = 0;
250#endif
251 }
252
253 /* Correcting the last pointer of the chain */
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200254 desc_p->dmamac_next = (ulong)&desc_table_p[0];
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530255
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400256 /* Flush all Tx buffer descriptors at once */
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200257 flush_dcache_range((ulong)priv->tx_mac_descrtable,
258 (ulong)priv->tx_mac_descrtable +
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400259 sizeof(priv->tx_mac_descrtable));
260
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530261 writel((ulong)&desc_table_p[0], &dma_p->txdesclistaddr);
Alexey Brodkin74cb7082014-01-13 13:28:38 +0400262 priv->tx_currdescnum = 0;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530263}
264
Simon Glass64dcd252015-04-05 16:07:40 -0600265static void rx_descs_init(struct dw_eth_dev *priv)
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530266{
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530267 struct eth_dma_regs *dma_p = priv->dma_regs_p;
268 struct dmamacdescr *desc_table_p = &priv->rx_mac_descrtable[0];
269 char *rxbuffs = &priv->rxbuffs[0];
270 struct dmamacdescr *desc_p;
271 u32 idx;
272
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400273 /* Before passing buffers to GMAC we need to make sure zeros
274 * written there right after "priv" structure allocation were
275 * flushed into RAM.
276 * Otherwise there's a chance to get some of them flushed in RAM when
277 * GMAC is already pushing data to RAM via DMA. This way incoming from
278 * GMAC data will be corrupted. */
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200279 flush_dcache_range((ulong)rxbuffs, (ulong)rxbuffs + RX_TOTAL_BUFSIZE);
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400280
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530281 for (idx = 0; idx < CONFIG_RX_DESCR_NUM; idx++) {
282 desc_p = &desc_table_p[idx];
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200283 desc_p->dmamac_addr = (ulong)&rxbuffs[idx * CONFIG_ETH_BUFSIZE];
284 desc_p->dmamac_next = (ulong)&desc_table_p[idx + 1];
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530285
286 desc_p->dmamac_cntl =
Marek Vasut2b261092015-12-20 03:59:23 +0100287 (MAC_MAX_FRAME_SZ & DESC_RXCTRL_SIZE1MASK) |
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530288 DESC_RXCTRL_RXCHAIN;
289
290 desc_p->txrx_status = DESC_RXSTS_OWNBYDMA;
291 }
292
293 /* Correcting the last pointer of the chain */
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200294 desc_p->dmamac_next = (ulong)&desc_table_p[0];
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530295
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400296 /* Flush all Rx buffer descriptors at once */
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200297 flush_dcache_range((ulong)priv->rx_mac_descrtable,
298 (ulong)priv->rx_mac_descrtable +
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400299 sizeof(priv->rx_mac_descrtable));
300
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530301 writel((ulong)&desc_table_p[0], &dma_p->rxdesclistaddr);
Alexey Brodkin74cb7082014-01-13 13:28:38 +0400302 priv->rx_currdescnum = 0;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530303}
304
Simon Glass64dcd252015-04-05 16:07:40 -0600305static int _dw_write_hwaddr(struct dw_eth_dev *priv, u8 *mac_id)
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530306{
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530307 struct eth_mac_regs *mac_p = priv->mac_regs_p;
308 u32 macid_lo, macid_hi;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530309
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400310 macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
311 (mac_id[3] << 24);
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530312 macid_hi = mac_id[4] + (mac_id[5] << 8);
313
314 writel(macid_hi, &mac_p->macaddr0hi);
315 writel(macid_lo, &mac_p->macaddr0lo);
316
317 return 0;
318}
319
Simon Glass0ea38db2017-01-11 11:46:08 +0100320static int dw_adjust_link(struct dw_eth_dev *priv, struct eth_mac_regs *mac_p,
321 struct phy_device *phydev)
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400322{
323 u32 conf = readl(&mac_p->conf) | FRAMEBURSTENABLE | DISABLERXOWN;
324
325 if (!phydev->link) {
326 printf("%s: No link.\n", phydev->dev->name);
Simon Glass0ea38db2017-01-11 11:46:08 +0100327 return 0;
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400328 }
329
330 if (phydev->speed != 1000)
331 conf |= MII_PORTSELECT;
Alexey Brodkinb884c3f2016-01-13 16:59:36 +0300332 else
333 conf &= ~MII_PORTSELECT;
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400334
335 if (phydev->speed == 100)
336 conf |= FES_100;
337
338 if (phydev->duplex)
339 conf |= FULLDPLXMODE;
340
341 writel(conf, &mac_p->conf);
342
343 printf("Speed: %d, %s duplex%s\n", phydev->speed,
344 (phydev->duplex) ? "full" : "half",
345 (phydev->port == PORT_FIBRE) ? ", fiber mode" : "");
Simon Glass0ea38db2017-01-11 11:46:08 +0100346
347 return 0;
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400348}
349
Simon Glass64dcd252015-04-05 16:07:40 -0600350static void _dw_eth_halt(struct dw_eth_dev *priv)
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400351{
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400352 struct eth_mac_regs *mac_p = priv->mac_regs_p;
353 struct eth_dma_regs *dma_p = priv->dma_regs_p;
354
355 writel(readl(&mac_p->conf) & ~(RXENABLE | TXENABLE), &mac_p->conf);
356 writel(readl(&dma_p->opmode) & ~(RXSTART | TXSTART), &dma_p->opmode);
357
358 phy_shutdown(priv->phydev);
359}
360
Simon Glasse72ced22017-01-11 11:46:10 +0100361int designware_eth_init(struct dw_eth_dev *priv, u8 *enetaddr)
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530362{
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530363 struct eth_mac_regs *mac_p = priv->mac_regs_p;
364 struct eth_dma_regs *dma_p = priv->dma_regs_p;
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400365 unsigned int start;
Simon Glass64dcd252015-04-05 16:07:40 -0600366 int ret;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530367
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400368 writel(readl(&dma_p->busmode) | DMAMAC_SRST, &dma_p->busmode);
Vipin Kumar13edd172012-03-26 00:09:56 +0000369
Quentin Schulzc6122192018-06-04 12:17:33 +0200370 /*
371 * When a MII PHY is used, we must set the PS bit for the DMA
372 * reset to succeed.
373 */
374 if (priv->phydev->interface == PHY_INTERFACE_MODE_MII)
375 writel(readl(&mac_p->conf) | MII_PORTSELECT, &mac_p->conf);
376 else
377 writel(readl(&mac_p->conf) & ~MII_PORTSELECT, &mac_p->conf);
378
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400379 start = get_timer(0);
380 while (readl(&dma_p->busmode) & DMAMAC_SRST) {
Alexey Brodkin875143f2015-01-13 17:10:24 +0300381 if (get_timer(start) >= CONFIG_MACRESET_TIMEOUT) {
382 printf("DMA reset timeout\n");
Simon Glass64dcd252015-04-05 16:07:40 -0600383 return -ETIMEDOUT;
Alexey Brodkin875143f2015-01-13 17:10:24 +0300384 }
Stefan Roeseef760252012-05-07 12:04:25 +0200385
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400386 mdelay(100);
387 };
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530388
Bin Mengf3edfd32015-06-15 18:40:19 +0800389 /*
390 * Soft reset above clears HW address registers.
391 * So we have to set it here once again.
392 */
393 _dw_write_hwaddr(priv, enetaddr);
394
Simon Glass64dcd252015-04-05 16:07:40 -0600395 rx_descs_init(priv);
396 tx_descs_init(priv);
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530397
Ian Campbell49692c52014-05-08 22:26:35 +0100398 writel(FIXEDBURST | PRIORXTX_41 | DMA_PBL, &dma_p->busmode);
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530399
Sonic Zhangd2279222015-01-29 14:38:50 +0800400#ifndef CONFIG_DW_MAC_FORCE_THRESHOLD_MODE
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400401 writel(readl(&dma_p->opmode) | FLUSHTXFIFO | STOREFORWARD,
402 &dma_p->opmode);
Sonic Zhangd2279222015-01-29 14:38:50 +0800403#else
404 writel(readl(&dma_p->opmode) | FLUSHTXFIFO,
405 &dma_p->opmode);
406#endif
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530407
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400408 writel(readl(&dma_p->opmode) | RXSTART | TXSTART, &dma_p->opmode);
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530409
Sonic Zhang2ddaf132015-01-29 13:37:31 +0800410#ifdef CONFIG_DW_AXI_BURST_LEN
411 writel((CONFIG_DW_AXI_BURST_LEN & 0x1FF >> 1), &dma_p->axibus);
412#endif
413
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400414 /* Start up the PHY */
Simon Glass64dcd252015-04-05 16:07:40 -0600415 ret = phy_startup(priv->phydev);
416 if (ret) {
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400417 printf("Could not initialize PHY %s\n",
418 priv->phydev->dev->name);
Simon Glass64dcd252015-04-05 16:07:40 -0600419 return ret;
Vipin Kumar9afc1af2012-05-07 13:06:44 +0530420 }
421
Simon Glass0ea38db2017-01-11 11:46:08 +0100422 ret = dw_adjust_link(priv, mac_p, priv->phydev);
423 if (ret)
424 return ret;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530425
Simon Glassf63f28e2017-01-11 11:46:09 +0100426 return 0;
427}
428
Simon Glasse72ced22017-01-11 11:46:10 +0100429int designware_eth_enable(struct dw_eth_dev *priv)
Simon Glassf63f28e2017-01-11 11:46:09 +0100430{
431 struct eth_mac_regs *mac_p = priv->mac_regs_p;
432
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400433 if (!priv->phydev->link)
Simon Glass64dcd252015-04-05 16:07:40 -0600434 return -EIO;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530435
Armando Viscontiaa510052012-03-26 00:09:55 +0000436 writel(readl(&mac_p->conf) | RXENABLE | TXENABLE, &mac_p->conf);
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530437
438 return 0;
439}
440
Florian Fainelli7a9ca9d2017-12-09 14:59:55 -0800441#define ETH_ZLEN 60
442
Simon Glass64dcd252015-04-05 16:07:40 -0600443static int _dw_eth_send(struct dw_eth_dev *priv, void *packet, int length)
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530444{
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530445 struct eth_dma_regs *dma_p = priv->dma_regs_p;
446 u32 desc_num = priv->tx_currdescnum;
447 struct dmamacdescr *desc_p = &priv->tx_mac_descrtable[desc_num];
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200448 ulong desc_start = (ulong)desc_p;
449 ulong desc_end = desc_start +
Marek Vasut96cec172014-09-15 01:05:23 +0200450 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200451 ulong data_start = desc_p->dmamac_addr;
452 ulong data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
Ian Campbell964ea7c2014-05-08 22:26:33 +0100453 /*
454 * Strictly we only need to invalidate the "txrx_status" field
455 * for the following check, but on some platforms we cannot
Marek Vasut96cec172014-09-15 01:05:23 +0200456 * invalidate only 4 bytes, so we flush the entire descriptor,
457 * which is 16 bytes in total. This is safe because the
458 * individual descriptors in the array are each aligned to
459 * ARCH_DMA_MINALIGN and padded appropriately.
Ian Campbell964ea7c2014-05-08 22:26:33 +0100460 */
Marek Vasut96cec172014-09-15 01:05:23 +0200461 invalidate_dcache_range(desc_start, desc_end);
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400462
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530463 /* Check if the descriptor is owned by CPU */
464 if (desc_p->txrx_status & DESC_TXSTS_OWNBYDMA) {
465 printf("CPU not owner of tx frame\n");
Simon Glass64dcd252015-04-05 16:07:40 -0600466 return -EPERM;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530467 }
468
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200469 memcpy((void *)data_start, packet, length);
Simon Goldschmidt7efb75b2018-11-17 10:24:42 +0100470 if (length < ETH_ZLEN) {
471 memset(&((char *)data_start)[length], 0, ETH_ZLEN - length);
472 length = ETH_ZLEN;
473 }
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530474
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400475 /* Flush data to be sent */
Marek Vasut96cec172014-09-15 01:05:23 +0200476 flush_dcache_range(data_start, data_end);
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400477
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530478#if defined(CONFIG_DW_ALTDESCRIPTOR)
479 desc_p->txrx_status |= DESC_TXSTS_TXFIRST | DESC_TXSTS_TXLAST;
Simon Goldschmidtae8ac8d2018-11-17 10:24:41 +0100480 desc_p->dmamac_cntl = (desc_p->dmamac_cntl & ~DESC_TXCTRL_SIZE1MASK) |
481 ((length << DESC_TXCTRL_SIZE1SHFT) &
482 DESC_TXCTRL_SIZE1MASK);
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530483
484 desc_p->txrx_status &= ~(DESC_TXSTS_MSK);
485 desc_p->txrx_status |= DESC_TXSTS_OWNBYDMA;
486#else
Simon Goldschmidtae8ac8d2018-11-17 10:24:41 +0100487 desc_p->dmamac_cntl = (desc_p->dmamac_cntl & ~DESC_TXCTRL_SIZE1MASK) |
488 ((length << DESC_TXCTRL_SIZE1SHFT) &
489 DESC_TXCTRL_SIZE1MASK) | DESC_TXCTRL_TXLAST |
490 DESC_TXCTRL_TXFIRST;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530491
492 desc_p->txrx_status = DESC_TXSTS_OWNBYDMA;
493#endif
494
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400495 /* Flush modified buffer descriptor */
Marek Vasut96cec172014-09-15 01:05:23 +0200496 flush_dcache_range(desc_start, desc_end);
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400497
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530498 /* Test the wrap-around condition. */
499 if (++desc_num >= CONFIG_TX_DESCR_NUM)
500 desc_num = 0;
501
502 priv->tx_currdescnum = desc_num;
503
504 /* Start the transmission */
505 writel(POLL_DATA, &dma_p->txpolldemand);
506
507 return 0;
508}
509
Simon Glass75577ba2015-04-05 16:07:41 -0600510static int _dw_eth_recv(struct dw_eth_dev *priv, uchar **packetp)
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530511{
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400512 u32 status, desc_num = priv->rx_currdescnum;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530513 struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
Simon Glass75577ba2015-04-05 16:07:41 -0600514 int length = -EAGAIN;
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200515 ulong desc_start = (ulong)desc_p;
516 ulong desc_end = desc_start +
Marek Vasut96cec172014-09-15 01:05:23 +0200517 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200518 ulong data_start = desc_p->dmamac_addr;
519 ulong data_end;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530520
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400521 /* Invalidate entire buffer descriptor */
Marek Vasut96cec172014-09-15 01:05:23 +0200522 invalidate_dcache_range(desc_start, desc_end);
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400523
524 status = desc_p->txrx_status;
525
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530526 /* Check if the owner is the CPU */
527 if (!(status & DESC_RXSTS_OWNBYDMA)) {
528
Marek Vasut2b261092015-12-20 03:59:23 +0100529 length = (status & DESC_RXSTS_FRMLENMSK) >>
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530530 DESC_RXSTS_FRMLENSHFT;
531
Alexey Brodkin50b0df82014-01-22 20:49:09 +0400532 /* Invalidate received data */
Marek Vasut96cec172014-09-15 01:05:23 +0200533 data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
534 invalidate_dcache_range(data_start, data_end);
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200535 *packetp = (uchar *)(ulong)desc_p->dmamac_addr;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530536 }
537
Simon Glass75577ba2015-04-05 16:07:41 -0600538 return length;
539}
540
541static int _dw_free_pkt(struct dw_eth_dev *priv)
542{
543 u32 desc_num = priv->rx_currdescnum;
544 struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200545 ulong desc_start = (ulong)desc_p;
546 ulong desc_end = desc_start +
Simon Glass75577ba2015-04-05 16:07:41 -0600547 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
548
549 /*
550 * Make the current descriptor valid again and go to
551 * the next one
552 */
553 desc_p->txrx_status |= DESC_RXSTS_OWNBYDMA;
554
555 /* Flush only status field - others weren't changed */
556 flush_dcache_range(desc_start, desc_end);
557
558 /* Test the wrap-around condition. */
559 if (++desc_num >= CONFIG_RX_DESCR_NUM)
560 desc_num = 0;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530561 priv->rx_currdescnum = desc_num;
562
Simon Glass75577ba2015-04-05 16:07:41 -0600563 return 0;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530564}
565
Simon Glass64dcd252015-04-05 16:07:40 -0600566static int dw_phy_init(struct dw_eth_dev *priv, void *dev)
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530567{
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400568 struct phy_device *phydev;
Neil Armstrong5160b452021-02-24 15:02:39 +0100569 int ret;
570
571#if IS_ENABLED(CONFIG_DM_MDIO) && IS_ENABLED(CONFIG_DM_ETH)
572 phydev = dm_eth_phy_connect(dev);
573 if (!phydev)
574 return -ENODEV;
575#else
576 int phy_addr = -1;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530577
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400578#ifdef CONFIG_PHY_ADDR
Simon Goldschmidt5dce9df2019-07-15 21:53:05 +0200579 phy_addr = CONFIG_PHY_ADDR;
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530580#endif
581
Simon Goldschmidt5dce9df2019-07-15 21:53:05 +0200582 phydev = phy_connect(priv->bus, phy_addr, dev, priv->interface);
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400583 if (!phydev)
Simon Glass64dcd252015-04-05 16:07:40 -0600584 return -ENODEV;
Neil Armstrong5160b452021-02-24 15:02:39 +0100585#endif
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530586
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400587 phydev->supported &= PHY_GBIT_FEATURES;
Alexey Brodkin6968ec92016-01-13 16:59:37 +0300588 if (priv->max_speed) {
589 ret = phy_set_supported(phydev, priv->max_speed);
590 if (ret)
591 return ret;
592 }
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400593 phydev->advertising = phydev->supported;
594
595 priv->phydev = phydev;
596 phy_config(phydev);
597
Simon Glass64dcd252015-04-05 16:07:40 -0600598 return 0;
599}
600
Simon Glass75577ba2015-04-05 16:07:41 -0600601#ifndef CONFIG_DM_ETH
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +0900602static int dw_eth_init(struct eth_device *dev, struct bd_info *bis)
Simon Glass64dcd252015-04-05 16:07:40 -0600603{
Simon Glassf63f28e2017-01-11 11:46:09 +0100604 int ret;
605
Simon Glasse72ced22017-01-11 11:46:10 +0100606 ret = designware_eth_init(dev->priv, dev->enetaddr);
Simon Glassf63f28e2017-01-11 11:46:09 +0100607 if (!ret)
608 ret = designware_eth_enable(dev->priv);
609
610 return ret;
Simon Glass64dcd252015-04-05 16:07:40 -0600611}
612
613static int dw_eth_send(struct eth_device *dev, void *packet, int length)
614{
615 return _dw_eth_send(dev->priv, packet, length);
616}
617
618static int dw_eth_recv(struct eth_device *dev)
619{
Simon Glass75577ba2015-04-05 16:07:41 -0600620 uchar *packet;
621 int length;
622
623 length = _dw_eth_recv(dev->priv, &packet);
624 if (length == -EAGAIN)
625 return 0;
626 net_process_received_packet(packet, length);
627
628 _dw_free_pkt(dev->priv);
629
630 return 0;
Simon Glass64dcd252015-04-05 16:07:40 -0600631}
632
633static void dw_eth_halt(struct eth_device *dev)
634{
635 return _dw_eth_halt(dev->priv);
636}
637
638static int dw_write_hwaddr(struct eth_device *dev)
639{
640 return _dw_write_hwaddr(dev->priv, dev->enetaddr);
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530641}
642
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400643int designware_initialize(ulong base_addr, u32 interface)
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530644{
645 struct eth_device *dev;
646 struct dw_eth_dev *priv;
647
648 dev = (struct eth_device *) malloc(sizeof(struct eth_device));
649 if (!dev)
650 return -ENOMEM;
651
652 /*
653 * Since the priv structure contains the descriptors which need a strict
654 * buswidth alignment, memalign is used to allocate memory
655 */
Ian Campbell1c848a22014-05-08 22:26:32 +0100656 priv = (struct dw_eth_dev *) memalign(ARCH_DMA_MINALIGN,
657 sizeof(struct dw_eth_dev));
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530658 if (!priv) {
659 free(dev);
660 return -ENOMEM;
661 }
662
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200663 if ((phys_addr_t)priv + sizeof(*priv) > (1ULL << 32)) {
664 printf("designware: buffers are outside DMA memory\n");
665 return -EINVAL;
666 }
667
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530668 memset(dev, 0, sizeof(struct eth_device));
669 memset(priv, 0, sizeof(struct dw_eth_dev));
670
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400671 sprintf(dev->name, "dwmac.%lx", base_addr);
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530672 dev->iobase = (int)base_addr;
673 dev->priv = priv;
674
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530675 priv->dev = dev;
676 priv->mac_regs_p = (struct eth_mac_regs *)base_addr;
677 priv->dma_regs_p = (struct eth_dma_regs *)(base_addr +
678 DW_DMA_BASE_OFFSET);
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530679
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530680 dev->init = dw_eth_init;
681 dev->send = dw_eth_send;
682 dev->recv = dw_eth_recv;
683 dev->halt = dw_eth_halt;
684 dev->write_hwaddr = dw_write_hwaddr;
685
686 eth_register(dev);
687
Alexey Brodkin92a190a2014-01-22 20:54:06 +0400688 priv->interface = interface;
689
690 dw_mdio_init(dev->name, priv->mac_regs_p);
691 priv->bus = miiphy_get_dev_by_name(dev->name);
692
Simon Glass64dcd252015-04-05 16:07:40 -0600693 return dw_phy_init(priv, dev);
Vipin KUMAR5b1b1882010-06-29 10:53:34 +0530694}
Simon Glass75577ba2015-04-05 16:07:41 -0600695#endif
696
697#ifdef CONFIG_DM_ETH
698static int designware_eth_start(struct udevice *dev)
699{
Simon Glassc69cda22020-12-03 16:55:20 -0700700 struct eth_pdata *pdata = dev_get_plat(dev);
Simon Glassf63f28e2017-01-11 11:46:09 +0100701 struct dw_eth_dev *priv = dev_get_priv(dev);
702 int ret;
Simon Glass75577ba2015-04-05 16:07:41 -0600703
Simon Glasse72ced22017-01-11 11:46:10 +0100704 ret = designware_eth_init(priv, pdata->enetaddr);
Simon Glassf63f28e2017-01-11 11:46:09 +0100705 if (ret)
706 return ret;
707 ret = designware_eth_enable(priv);
708 if (ret)
709 return ret;
710
711 return 0;
Simon Glass75577ba2015-04-05 16:07:41 -0600712}
713
Simon Glasse72ced22017-01-11 11:46:10 +0100714int designware_eth_send(struct udevice *dev, void *packet, int length)
Simon Glass75577ba2015-04-05 16:07:41 -0600715{
716 struct dw_eth_dev *priv = dev_get_priv(dev);
717
718 return _dw_eth_send(priv, packet, length);
719}
720
Simon Glasse72ced22017-01-11 11:46:10 +0100721int designware_eth_recv(struct udevice *dev, int flags, uchar **packetp)
Simon Glass75577ba2015-04-05 16:07:41 -0600722{
723 struct dw_eth_dev *priv = dev_get_priv(dev);
724
725 return _dw_eth_recv(priv, packetp);
726}
727
Simon Glasse72ced22017-01-11 11:46:10 +0100728int designware_eth_free_pkt(struct udevice *dev, uchar *packet, int length)
Simon Glass75577ba2015-04-05 16:07:41 -0600729{
730 struct dw_eth_dev *priv = dev_get_priv(dev);
731
732 return _dw_free_pkt(priv);
733}
734
Simon Glasse72ced22017-01-11 11:46:10 +0100735void designware_eth_stop(struct udevice *dev)
Simon Glass75577ba2015-04-05 16:07:41 -0600736{
737 struct dw_eth_dev *priv = dev_get_priv(dev);
738
739 return _dw_eth_halt(priv);
740}
741
Simon Glasse72ced22017-01-11 11:46:10 +0100742int designware_eth_write_hwaddr(struct udevice *dev)
Simon Glass75577ba2015-04-05 16:07:41 -0600743{
Simon Glassc69cda22020-12-03 16:55:20 -0700744 struct eth_pdata *pdata = dev_get_plat(dev);
Simon Glass75577ba2015-04-05 16:07:41 -0600745 struct dw_eth_dev *priv = dev_get_priv(dev);
746
747 return _dw_write_hwaddr(priv, pdata->enetaddr);
748}
749
Bin Meng8b7ee662015-09-11 03:24:35 -0700750static int designware_eth_bind(struct udevice *dev)
751{
752#ifdef CONFIG_DM_PCI
753 static int num_cards;
754 char name[20];
755
756 /* Create a unique device name for PCI type devices */
757 if (device_is_on_pci_bus(dev)) {
758 sprintf(name, "eth_designware#%u", num_cards++);
759 device_set_name(dev, name);
760 }
761#endif
762
763 return 0;
764}
765
Sjoerd Simonsb9e08d02017-01-11 11:46:07 +0100766int designware_eth_probe(struct udevice *dev)
Simon Glass75577ba2015-04-05 16:07:41 -0600767{
Simon Glassc69cda22020-12-03 16:55:20 -0700768 struct eth_pdata *pdata = dev_get_plat(dev);
Simon Glass75577ba2015-04-05 16:07:41 -0600769 struct dw_eth_dev *priv = dev_get_priv(dev);
Bin Mengf0dc73c2015-09-03 05:37:29 -0700770 u32 iobase = pdata->iobase;
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200771 ulong ioaddr;
Simon Goldschmidt4ee587e2019-07-12 21:07:03 +0200772 int ret, err;
Ley Foon Tan495c70f2018-06-14 18:45:23 +0800773 struct reset_ctl_bulk reset_bulk;
Patrice Chotardba1f9662017-11-29 09:06:11 +0100774#ifdef CONFIG_CLK
Simon Goldschmidt4ee587e2019-07-12 21:07:03 +0200775 int i, clock_nb;
Patrice Chotardba1f9662017-11-29 09:06:11 +0100776
777 priv->clock_count = 0;
Patrick Delaunay89f68302020-09-25 09:41:14 +0200778 clock_nb = dev_count_phandle_with_args(dev, "clocks", "#clock-cells",
779 0);
Patrice Chotardba1f9662017-11-29 09:06:11 +0100780 if (clock_nb > 0) {
781 priv->clocks = devm_kcalloc(dev, clock_nb, sizeof(struct clk),
782 GFP_KERNEL);
783 if (!priv->clocks)
784 return -ENOMEM;
785
786 for (i = 0; i < clock_nb; i++) {
787 err = clk_get_by_index(dev, i, &priv->clocks[i]);
788 if (err < 0)
789 break;
790
791 err = clk_enable(&priv->clocks[i]);
Eugeniy Paltsev1693a572018-02-06 17:12:09 +0300792 if (err && err != -ENOSYS && err != -ENOTSUPP) {
Patrice Chotardba1f9662017-11-29 09:06:11 +0100793 pr_err("failed to enable clock %d\n", i);
794 clk_free(&priv->clocks[i]);
795 goto clk_err;
796 }
797 priv->clock_count++;
798 }
799 } else if (clock_nb != -ENOENT) {
800 pr_err("failed to get clock phandle(%d)\n", clock_nb);
801 return clock_nb;
802 }
803#endif
Simon Glass75577ba2015-04-05 16:07:41 -0600804
Jacob Chen6ec922f2017-03-27 16:54:17 +0800805#if defined(CONFIG_DM_REGULATOR)
806 struct udevice *phy_supply;
807
808 ret = device_get_supply_regulator(dev, "phy-supply",
809 &phy_supply);
810 if (ret) {
811 debug("%s: No phy supply\n", dev->name);
812 } else {
813 ret = regulator_set_enable(phy_supply, true);
814 if (ret) {
815 puts("Error enabling phy supply\n");
816 return ret;
817 }
818 }
819#endif
820
Ley Foon Tan495c70f2018-06-14 18:45:23 +0800821 ret = reset_get_bulk(dev, &reset_bulk);
822 if (ret)
823 dev_warn(dev, "Can't get reset: %d\n", ret);
824 else
825 reset_deassert_bulk(&reset_bulk);
826
Bin Meng8b7ee662015-09-11 03:24:35 -0700827#ifdef CONFIG_DM_PCI
828 /*
829 * If we are on PCI bus, either directly attached to a PCI root port,
Simon Glasscaa4daa2020-12-03 16:55:18 -0700830 * or via a PCI bridge, fill in plat before we probe the hardware.
Bin Meng8b7ee662015-09-11 03:24:35 -0700831 */
832 if (device_is_on_pci_bus(dev)) {
Bin Meng8b7ee662015-09-11 03:24:35 -0700833 dm_pci_read_config32(dev, PCI_BASE_ADDRESS_0, &iobase);
834 iobase &= PCI_BASE_ADDRESS_MEM_MASK;
Bin Meng6758a6c2016-02-02 05:58:00 -0800835 iobase = dm_pci_mem_to_phys(dev, iobase);
Bin Meng8b7ee662015-09-11 03:24:35 -0700836
837 pdata->iobase = iobase;
838 pdata->phy_interface = PHY_INTERFACE_MODE_RMII;
839 }
840#endif
841
Bin Mengf0dc73c2015-09-03 05:37:29 -0700842 debug("%s, iobase=%x, priv=%p\n", __func__, iobase, priv);
Beniamino Galvani0e1a3e32016-05-08 08:30:15 +0200843 ioaddr = iobase;
844 priv->mac_regs_p = (struct eth_mac_regs *)ioaddr;
845 priv->dma_regs_p = (struct eth_dma_regs *)(ioaddr + DW_DMA_BASE_OFFSET);
Simon Glass75577ba2015-04-05 16:07:41 -0600846 priv->interface = pdata->phy_interface;
Alexey Brodkin6968ec92016-01-13 16:59:37 +0300847 priv->max_speed = pdata->max_speed;
Simon Glass75577ba2015-04-05 16:07:41 -0600848
Neil Armstrong5160b452021-02-24 15:02:39 +0100849#if IS_ENABLED(CONFIG_DM_MDIO)
850 ret = dw_dm_mdio_init(dev->name, dev);
851#else
Simon Goldschmidt4ee587e2019-07-12 21:07:03 +0200852 ret = dw_mdio_init(dev->name, dev);
Neil Armstrong5160b452021-02-24 15:02:39 +0100853#endif
Simon Goldschmidt4ee587e2019-07-12 21:07:03 +0200854 if (ret) {
855 err = ret;
856 goto mdio_err;
857 }
Simon Glass75577ba2015-04-05 16:07:41 -0600858 priv->bus = miiphy_get_dev_by_name(dev->name);
859
860 ret = dw_phy_init(priv, dev);
861 debug("%s, ret=%d\n", __func__, ret);
Simon Goldschmidt4ee587e2019-07-12 21:07:03 +0200862 if (!ret)
863 return 0;
Simon Glass75577ba2015-04-05 16:07:41 -0600864
Simon Goldschmidt4ee587e2019-07-12 21:07:03 +0200865 /* continue here for cleanup if no PHY found */
866 err = ret;
867 mdio_unregister(priv->bus);
868 mdio_free(priv->bus);
869mdio_err:
Patrice Chotardba1f9662017-11-29 09:06:11 +0100870
871#ifdef CONFIG_CLK
872clk_err:
873 ret = clk_release_all(priv->clocks, priv->clock_count);
874 if (ret)
875 pr_err("failed to disable all clocks\n");
876
Patrice Chotardba1f9662017-11-29 09:06:11 +0100877#endif
Simon Goldschmidt4ee587e2019-07-12 21:07:03 +0200878 return err;
Simon Glass75577ba2015-04-05 16:07:41 -0600879}
880
Bin Meng5d2459f2015-10-07 21:32:38 -0700881static int designware_eth_remove(struct udevice *dev)
882{
883 struct dw_eth_dev *priv = dev_get_priv(dev);
884
885 free(priv->phydev);
886 mdio_unregister(priv->bus);
887 mdio_free(priv->bus);
888
Patrice Chotardba1f9662017-11-29 09:06:11 +0100889#ifdef CONFIG_CLK
890 return clk_release_all(priv->clocks, priv->clock_count);
891#else
Bin Meng5d2459f2015-10-07 21:32:38 -0700892 return 0;
Patrice Chotardba1f9662017-11-29 09:06:11 +0100893#endif
Bin Meng5d2459f2015-10-07 21:32:38 -0700894}
895
Sjoerd Simonsb9e08d02017-01-11 11:46:07 +0100896const struct eth_ops designware_eth_ops = {
Simon Glass75577ba2015-04-05 16:07:41 -0600897 .start = designware_eth_start,
898 .send = designware_eth_send,
899 .recv = designware_eth_recv,
900 .free_pkt = designware_eth_free_pkt,
901 .stop = designware_eth_stop,
902 .write_hwaddr = designware_eth_write_hwaddr,
903};
904
Simon Glassd1998a92020-12-03 16:55:21 -0700905int designware_eth_of_to_plat(struct udevice *dev)
Simon Glass75577ba2015-04-05 16:07:41 -0600906{
Simon Glassc69cda22020-12-03 16:55:20 -0700907 struct dw_eth_pdata *dw_pdata = dev_get_plat(dev);
Simon Glassbcee8d62019-12-06 21:41:35 -0700908#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons90b7fc92016-02-28 22:24:55 +0100909 struct dw_eth_dev *priv = dev_get_priv(dev);
Alexey Brodkin66d027e2016-06-27 13:17:51 +0300910#endif
Sjoerd Simons90b7fc92016-02-28 22:24:55 +0100911 struct eth_pdata *pdata = &dw_pdata->eth_pdata;
Simon Glass75577ba2015-04-05 16:07:41 -0600912 const char *phy_mode;
Simon Glassbcee8d62019-12-06 21:41:35 -0700913#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons90b7fc92016-02-28 22:24:55 +0100914 int reset_flags = GPIOD_IS_OUT;
Alexey Brodkin66d027e2016-06-27 13:17:51 +0300915#endif
Sjoerd Simons90b7fc92016-02-28 22:24:55 +0100916 int ret = 0;
Simon Glass75577ba2015-04-05 16:07:41 -0600917
Philipp Tomsich15050f12017-09-11 22:04:13 +0200918 pdata->iobase = dev_read_addr(dev);
Simon Glass75577ba2015-04-05 16:07:41 -0600919 pdata->phy_interface = -1;
Philipp Tomsich15050f12017-09-11 22:04:13 +0200920 phy_mode = dev_read_string(dev, "phy-mode");
Simon Glass75577ba2015-04-05 16:07:41 -0600921 if (phy_mode)
922 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
923 if (pdata->phy_interface == -1) {
924 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
925 return -EINVAL;
926 }
927
Philipp Tomsich15050f12017-09-11 22:04:13 +0200928 pdata->max_speed = dev_read_u32_default(dev, "max-speed", 0);
Alexey Brodkin6968ec92016-01-13 16:59:37 +0300929
Simon Glassbcee8d62019-12-06 21:41:35 -0700930#if CONFIG_IS_ENABLED(DM_GPIO)
Philipp Tomsich7ad326a2017-06-07 18:46:01 +0200931 if (dev_read_bool(dev, "snps,reset-active-low"))
Sjoerd Simons90b7fc92016-02-28 22:24:55 +0100932 reset_flags |= GPIOD_ACTIVE_LOW;
933
934 ret = gpio_request_by_name(dev, "snps,reset-gpio", 0,
935 &priv->reset_gpio, reset_flags);
936 if (ret == 0) {
Philipp Tomsich7ad326a2017-06-07 18:46:01 +0200937 ret = dev_read_u32_array(dev, "snps,reset-delays-us",
938 dw_pdata->reset_delays, 3);
Sjoerd Simons90b7fc92016-02-28 22:24:55 +0100939 } else if (ret == -ENOENT) {
940 ret = 0;
941 }
Alexey Brodkin66d027e2016-06-27 13:17:51 +0300942#endif
Sjoerd Simons90b7fc92016-02-28 22:24:55 +0100943
944 return ret;
Simon Glass75577ba2015-04-05 16:07:41 -0600945}
946
947static const struct udevice_id designware_eth_ids[] = {
948 { .compatible = "allwinner,sun7i-a20-gmac" },
Beniamino Galvanicfe25562016-08-16 11:49:50 +0200949 { .compatible = "amlogic,meson6-dwmac" },
Heiner Kallweit655217d2017-01-27 21:25:59 +0100950 { .compatible = "amlogic,meson-gx-dwmac" },
Neil Armstrongec353ad2018-09-10 16:44:14 +0200951 { .compatible = "amlogic,meson-gxbb-dwmac" },
Neil Armstrong71a38a82018-11-08 17:16:11 +0100952 { .compatible = "amlogic,meson-axg-dwmac" },
Michael Kurzb20b70f2017-01-22 16:04:27 +0100953 { .compatible = "st,stm32-dwmac" },
Eugeniy Paltsev2a723232019-10-07 19:10:50 +0300954 { .compatible = "snps,arc-dwmac-3.70a" },
Simon Glass75577ba2015-04-05 16:07:41 -0600955 { }
956};
957
Marek Vasut9f76f102015-07-25 18:42:34 +0200958U_BOOT_DRIVER(eth_designware) = {
Simon Glass75577ba2015-04-05 16:07:41 -0600959 .name = "eth_designware",
960 .id = UCLASS_ETH,
961 .of_match = designware_eth_ids,
Simon Glassd1998a92020-12-03 16:55:21 -0700962 .of_to_plat = designware_eth_of_to_plat,
Bin Meng8b7ee662015-09-11 03:24:35 -0700963 .bind = designware_eth_bind,
Simon Glass75577ba2015-04-05 16:07:41 -0600964 .probe = designware_eth_probe,
Bin Meng5d2459f2015-10-07 21:32:38 -0700965 .remove = designware_eth_remove,
Simon Glass75577ba2015-04-05 16:07:41 -0600966 .ops = &designware_eth_ops,
Simon Glass41575d82020-12-03 16:55:17 -0700967 .priv_auto = sizeof(struct dw_eth_dev),
Simon Glasscaa4daa2020-12-03 16:55:18 -0700968 .plat_auto = sizeof(struct dw_eth_pdata),
Simon Glass75577ba2015-04-05 16:07:41 -0600969 .flags = DM_FLAG_ALLOC_PRIV_DMA,
970};
Bin Meng8b7ee662015-09-11 03:24:35 -0700971
972static struct pci_device_id supported[] = {
973 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_EMAC) },
974 { }
975};
976
977U_BOOT_PCI_DEVICE(eth_designware, supported);
Simon Glass75577ba2015-04-05 16:07:41 -0600978#endif