blob: f77e47ac581cf1c9929dc76cbd5cea3fdf86a505 [file] [log] [blame]
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +09001/*
2 * Configuation settings for the Renesas Technology R0P7785LC0011RL board
3 *
4 * Copyright (C) 2008 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +09007 */
8
9#ifndef __SH7785LCR_H
10#define __SH7785LCR_H
11
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090012#define CONFIG_CPU_SH7785 1
13#define CONFIG_SH7785LCR 1
14
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090015#define CONFIG_EXTRA_ENV_SETTINGS \
16 "bootdevice=0:1\0" \
17 "usbload=usb reset;usbboot;usb stop;bootm\0"
18
Vladimir Zapolskiy18a40e82016-11-28 00:15:30 +020019#define CONFIG_DISPLAY_BOARDINFO
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090020#undef CONFIG_SHOW_BOOT_PROGRESS
21
22/* MEMORY */
Yoshihiro Shimodaada93182009-03-03 15:11:17 +090023#if defined(CONFIG_SH_32BIT)
Nobuhiro Iwamatsu59272c62011-01-17 21:02:16 +090024#define CONFIG_SYS_TEXT_BASE 0x8FF80000
Nobuhiro Iwamatsu915d6b72010-10-05 16:58:05 +090025/* 0x40000000 - 0x47FFFFFF does not use */
26#define CONFIG_SH_SDRAM_OFFSET (0x8000000)
27#define SH7785LCR_SDRAM_PHYS_BASE (0x40000000 + CONFIG_SH_SDRAM_OFFSET)
28#define SH7785LCR_SDRAM_BASE (0x80000000 + CONFIG_SH_SDRAM_OFFSET)
Yoshihiro Shimodaada93182009-03-03 15:11:17 +090029#define SH7785LCR_SDRAM_SIZE (384 * 1024 * 1024)
30#define SH7785LCR_FLASH_BASE_1 (0xa0000000)
31#define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024)
32#define SH7785LCR_USB_BASE (0xa6000000)
33#else
Nobuhiro Iwamatsu59272c62011-01-17 21:02:16 +090034#define CONFIG_SYS_TEXT_BASE 0x0FF80000
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090035#define SH7785LCR_SDRAM_BASE (0x08000000)
36#define SH7785LCR_SDRAM_SIZE (128 * 1024 * 1024)
37#define SH7785LCR_FLASH_BASE_1 (0xa0000000)
38#define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024)
39#define SH7785LCR_USB_BASE (0xb4000000)
Yoshihiro Shimodaada93182009-03-03 15:11:17 +090040#endif
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090041
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020042#define CONFIG_SYS_LONGHELP
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020043#define CONFIG_SYS_PBSIZE 256
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090045
46/* SCIF */
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090047#define CONFIG_CONS_SCIF1 1
48#define CONFIG_SCIF_EXT_CLOCK 1
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090049
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020050#define CONFIG_SYS_MEMTEST_START (SH7785LCR_SDRAM_BASE)
51#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090052 (SH7785LCR_SDRAM_SIZE) - \
53 4 * 1024 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054#undef CONFIG_SYS_ALT_MEMTEST
55#undef CONFIG_SYS_MEMTEST_SCRATCH
56#undef CONFIG_SYS_LOADS_BAUD_CHANGE
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090057
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058#define CONFIG_SYS_SDRAM_BASE (SH7785LCR_SDRAM_BASE)
59#define CONFIG_SYS_SDRAM_SIZE (SH7785LCR_SDRAM_SIZE)
60#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090061
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062#define CONFIG_SYS_MONITOR_BASE (SH7785LCR_FLASH_BASE_1)
63#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
64#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090066
67/* FLASH */
Nobuhiro Iwamatsu1c981722008-08-28 14:53:31 +090068#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069#define CONFIG_SYS_FLASH_CFI
70#undef CONFIG_SYS_FLASH_QUIET_TEST
71#define CONFIG_SYS_FLASH_EMPTY_INFO
72#define CONFIG_SYS_FLASH_BASE (SH7785LCR_FLASH_BASE_1)
73#define CONFIG_SYS_MAX_FLASH_SECT 512
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090074
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075#define CONFIG_SYS_MAX_FLASH_BANKS 1
76#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + \
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090077 (0 * SH7785LCR_FLASH_BANK_SIZE) }
78
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
80#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
81#define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
82#define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090083
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084#undef CONFIG_SYS_FLASH_PROTECTION
85#undef CONFIG_SYS_DIRECT_FLASH_TFTP
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090086
87/* R8A66597 */
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090088#define CONFIG_USB_R8A66597_HCD
89#define CONFIG_R8A66597_BASE_ADDR SH7785LCR_USB_BASE
90#define CONFIG_R8A66597_XTAL 0x0000 /* 12MHz */
91#define CONFIG_R8A66597_LDRV 0x8000 /* 3.3V */
92#define CONFIG_R8A66597_ENDIAN 0x0000 /* little */
93
94/* PCI Controller */
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090095#define CONFIG_SH4_PCI
96#define CONFIG_SH7780_PCI
Yoshihiro Shimodaada93182009-03-03 15:11:17 +090097#if defined(CONFIG_SH_32BIT)
98#define CONFIG_SH7780_PCI_LSR 0x1ff00001
99#define CONFIG_SH7780_PCI_LAR 0x5f000000
100#define CONFIG_SH7780_PCI_BAR 0x5f000000
101#else
Yoshihiro Shimoda06b18162009-02-25 14:26:42 +0900102#define CONFIG_SH7780_PCI_LSR 0x07f00001
103#define CONFIG_SH7780_PCI_LAR CONFIG_SYS_SDRAM_SIZE
104#define CONFIG_SH7780_PCI_BAR CONFIG_SYS_SDRAM_SIZE
Yoshihiro Shimodaada93182009-03-03 15:11:17 +0900105#endif
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900106#define CONFIG_PCI_SCAN_SHOW 1
107
108#define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
109#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
110#define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
111
112#define CONFIG_PCI_IO_BUS 0xFE200000 /* IO space base address */
113#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
114#define CONFIG_PCI_IO_SIZE 0x00200000 /* Size of IO window */
115
Yoshihiro Shimodaada93182009-03-03 15:11:17 +0900116#if defined(CONFIG_SH_32BIT)
117#define CONFIG_PCI_SYS_PHYS SH7785LCR_SDRAM_PHYS_BASE
118#else
Yoshihiro Shimodab3061b42009-02-25 14:26:55 +0900119#define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
Yoshihiro Shimodaada93182009-03-03 15:11:17 +0900120#endif
121#define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE
Yoshihiro Shimodab3061b42009-02-25 14:26:55 +0900122#define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
123
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900124/* ENV setting */
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900125#define CONFIG_ENV_OVERWRITE 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200126#define CONFIG_ENV_SECT_SIZE (256 * 1024)
127#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
129#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200130#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900131
132/* Board Clock */
133/* The SCIF used external clock. system clock only used timer. */
134#define CONFIG_SYS_CLK_FREQ 50000000
Nobuhiro Iwamatsu684a5012013-08-21 16:11:21 +0900135#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
136#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Jean-Christophe PLAGNIOL-VILLARDbe45c632009-06-04 12:06:48 +0200137#define CONFIG_SYS_TMU_CLK_DIV 4
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900138
139#endif /* __SH7785LCR_H */