blob: 0f0cdb3a681575cd69c2a7b1be4935a453fcee3a [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +08002/*
ramneek mehresh3d7506f2012-04-18 19:39:53 +00003 * Copyright 2011-2012 Freescale Semiconductor, Inc.
Rajesh Bhagata97a0712021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Mingkai Hu4f1d1b72011-07-07 12:29:15 +08005 */
6
7/*
8 * P2041 RDB board configuration file
Scott Wood3e978f52012-08-14 10:14:51 +00009 * Also supports P2040 RDB
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080010 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080014#ifdef CONFIG_RAMBOOT_PBL
Simon Glass98463902022-10-20 18:22:39 -060015#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_TEXT_BASE
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080016#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
17#endif
18
Liu Gang461632b2012-08-09 05:10:03 +000019#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gangff65f122012-08-09 05:09:59 +000020/* Set 1M boot space */
Tom Rinia322afc2022-11-16 13:10:40 -050021#define CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_TEXT_BASE & 0xfff00000)
22#define CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
23 (0x300000000ull | CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gangff65f122012-08-09 05:09:59 +000024#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gangff65f122012-08-09 05:09:59 +000025#endif
26
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080027/* High Level Configuration Options */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080028
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080029#ifndef CONFIG_RESET_VECTOR_ADDRESS
30#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
31#endif
32
Tom Rinicdc5ed82022-11-16 13:10:29 -050033#define CFG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080034
Shaohui Xie44d50f02011-09-13 17:55:11 +080035#ifndef __ASSEMBLY__
Simon Glass1af3c7f2020-05-10 11:40:09 -060036#include <linux/stringify.h>
Shaohui Xie44d50f02011-09-13 17:55:11 +080037#endif
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080038
39/*
40 * These can be toggled for performance analysis, otherwise use default.
41 */
Tom Rini65cc0e22022-11-16 13:10:41 -050042#define CFG_SYS_INIT_L2CSR0 L2CSR0_L2E
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080043
Tom Rini9cebc4a2022-11-19 18:45:44 -050044#define CFG_POST CFG_SYS_POST_MEMORY /* test POST memory test */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080045
46/*
47 * Config the L3 Cache as L3 SRAM
48 */
Tom Rini65cc0e22022-11-16 13:10:41 -050049#define CFG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080050#ifdef CONFIG_PHYS_64BIT
Tom Rini65cc0e22022-11-16 13:10:41 -050051#define CFG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080052 CONFIG_RAMBOOT_TEXT_BASE)
53#else
Tom Rini65cc0e22022-11-16 13:10:41 -050054#define CFG_SYS_INIT_L3_ADDR_PHYS CFG_SYS_INIT_L3_ADDR
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080055#endif
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080056
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080057#ifdef CONFIG_PHYS_64BIT
Tom Rini65cc0e22022-11-16 13:10:41 -050058#define CFG_SYS_DCSRBAR 0xf0000000
59#define CFG_SYS_DCSRBAR_PHYS 0xf00000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080060#endif
61
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080062/*
63 * DDR Setup
64 */
65#define CONFIG_VERY_BIG_RAM
Tom Rini65cc0e22022-11-16 13:10:41 -050066#define CFG_SYS_DDR_SDRAM_BASE 0x00000000
67#define CFG_SYS_SDRAM_BASE CFG_SYS_DDR_SDRAM_BASE
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080068
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080069#define SPD_EEPROM_ADDRESS 0x52
Tom Riniaa6e94d2022-11-16 13:10:37 -050070#define CFG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080071
72/*
73 * Local Bus Definitions
74 */
75
76/* Set the local bus clock 1/8 of platform clock */
Tom Rini65cc0e22022-11-16 13:10:41 -050077#define CFG_SYS_LBC_LCRR LCRR_CLKDIV_8
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080078
York Sunca1b0b82012-10-26 16:40:15 +000079/*
80 * This board doesn't have a promjet connector.
81 * However, it uses commone corenet board LAW and TLB.
82 * It is necessary to use the same start address with proper offset.
83 */
Tom Rini65cc0e22022-11-16 13:10:41 -050084#define CFG_SYS_FLASH_BASE 0xe0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080085#ifdef CONFIG_PHYS_64BIT
Tom Rini65cc0e22022-11-16 13:10:41 -050086#define CFG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080087#else
Tom Rini65cc0e22022-11-16 13:10:41 -050088#define CFG_SYS_FLASH_BASE_PHYS CFG_SYS_FLASH_BASE
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080089#endif
90
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080091#define CONFIG_FSL_CPLD
92#define CPLD_BASE 0xffdf0000 /* CPLD registers */
93#ifdef CONFIG_PHYS_64BIT
94#define CPLD_BASE_PHYS 0xfffdf0000ull
95#else
96#define CPLD_BASE_PHYS CPLD_BASE
97#endif
98
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080099#define PIXIS_LBMAP_SWITCH 7
100#define PIXIS_LBMAP_MASK 0xf0
101#define PIXIS_LBMAP_SHIFT 4
102#define PIXIS_LBMAP_ALTBANK 0x40
103
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000104/* Nand Flash */
105#ifdef CONFIG_NAND_FSL_ELBC
Tom Rini4e590942022-11-12 17:36:51 -0500106#define CFG_SYS_NAND_BASE 0xffa00000
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000107#ifdef CONFIG_PHYS_64BIT
Tom Rini4e590942022-11-12 17:36:51 -0500108#define CFG_SYS_NAND_BASE_PHYS 0xfffa00000ull
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000109#else
Tom Rini4e590942022-11-12 17:36:51 -0500110#define CFG_SYS_NAND_BASE_PHYS CFG_SYS_NAND_BASE
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000111#endif
112
Tom Rini4e590942022-11-12 17:36:51 -0500113#define CFG_SYS_NAND_BASE_LIST {CFG_SYS_NAND_BASE}
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000114
115/* NAND flash config */
Tom Rini4e590942022-11-12 17:36:51 -0500116#define CFG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000117 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
118 | BR_PS_8 /* Port Size = 8 bit */ \
119 | BR_MS_FCM /* MSEL = FCM */ \
120 | BR_V) /* valid */
Tom Rini4e590942022-11-12 17:36:51 -0500121#define CFG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000122 | OR_FCM_PGS /* Large Page*/ \
123 | OR_FCM_CSCT \
124 | OR_FCM_CST \
125 | OR_FCM_CHT \
126 | OR_FCM_SCY_1 \
127 | OR_FCM_TRLX \
128 | OR_FCM_EHTR)
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000129#endif /* CONFIG_NAND_FSL_ELBC */
130
Tom Rini65cc0e22022-11-16 13:10:41 -0500131#define CFG_SYS_FLASH_BANKS_LIST {CFG_SYS_FLASH_BASE_PHYS + 0x8000000}
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800132
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800133/* define to use L1 as initial stack */
134#define CONFIG_L1_INIT_RAM
Tom Rini65cc0e22022-11-16 13:10:41 -0500135#define CFG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800136#ifdef CONFIG_PHYS_64BIT
Tom Rini65cc0e22022-11-16 13:10:41 -0500137#define CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
138#define CFG_SYS_INIT_RAM_ADDR_PHYS_LOW CFG_SYS_INIT_RAM_ADDR
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800139/* The assembler doesn't like typecast */
Tom Rini65cc0e22022-11-16 13:10:41 -0500140#define CFG_SYS_INIT_RAM_ADDR_PHYS \
141 ((CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
142 CFG_SYS_INIT_RAM_ADDR_PHYS_LOW)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800143#else
Tom Rini65cc0e22022-11-16 13:10:41 -0500144#define CFG_SYS_INIT_RAM_ADDR_PHYS CFG_SYS_INIT_RAM_ADDR
145#define CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
146#define CFG_SYS_INIT_RAM_ADDR_PHYS_LOW CFG_SYS_INIT_RAM_ADDR_PHYS
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800147#endif
Tom Rini65cc0e22022-11-16 13:10:41 -0500148#define CFG_SYS_INIT_RAM_SIZE 0x00004000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800149
Tom Rini65cc0e22022-11-16 13:10:41 -0500150#define CFG_SYS_INIT_SP_OFFSET (CFG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800151
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800152/* Serial Port - controlled on board with jumper J8
153 * open - index 2
154 * shorted - index 1
155 */
Tom Rini91092132022-11-16 13:10:28 -0500156#define CFG_SYS_NS16550_CLK (get_bus_freq(0)/2)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800157
Tom Rini65cc0e22022-11-16 13:10:41 -0500158#define CFG_SYS_BAUDRATE_TABLE \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800159 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
160
Tom Rini65cc0e22022-11-16 13:10:41 -0500161#define CFG_SYS_NS16550_COM1 (CFG_SYS_CCSRBAR+0x11C500)
162#define CFG_SYS_NS16550_COM2 (CFG_SYS_CCSRBAR+0x11C600)
163#define CFG_SYS_NS16550_COM3 (CFG_SYS_CCSRBAR+0x11D500)
164#define CFG_SYS_NS16550_COM4 (CFG_SYS_CCSRBAR+0x11D600)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800165
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800166/* I2C */
Biwen Li2f3bb4a2020-05-01 20:04:05 +0800167
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800168
169/*
170 * RapidIO
171 */
Tom Rinia322afc2022-11-16 13:10:40 -0500172#define CFG_SYS_SRIO1_MEM_VIRT 0xa0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800173#ifdef CONFIG_PHYS_64BIT
Tom Rinia322afc2022-11-16 13:10:40 -0500174#define CFG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800175#else
Tom Rinia322afc2022-11-16 13:10:40 -0500176#define CFG_SYS_SRIO1_MEM_PHYS 0xa0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800177#endif
Tom Rinia322afc2022-11-16 13:10:40 -0500178#define CFG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800179
Tom Rinia322afc2022-11-16 13:10:40 -0500180#define CFG_SYS_SRIO2_MEM_VIRT 0xb0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800181#ifdef CONFIG_PHYS_64BIT
Tom Rinia322afc2022-11-16 13:10:40 -0500182#define CFG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800183#else
Tom Rinia322afc2022-11-16 13:10:40 -0500184#define CFG_SYS_SRIO2_MEM_PHYS 0xb0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800185#endif
Tom Rinia322afc2022-11-16 13:10:40 -0500186#define CFG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800187
188/*
Liu Gangff65f122012-08-09 05:09:59 +0000189 * for slave u-boot IMAGE instored in master memory space,
190 * PHYS must be aligned based on the SIZE
191 */
Tom Rinia322afc2022-11-16 13:10:40 -0500192#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
193#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
194#define CFG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
195#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gangff65f122012-08-09 05:09:59 +0000196/*
197 * for slave UCODE and ENV instored in master memory space,
198 * PHYS must be aligned based on the SIZE
199 */
Tom Rinia322afc2022-11-16 13:10:40 -0500200#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
201#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
202#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangff65f122012-08-09 05:09:59 +0000203
204/* slave core release by master*/
Tom Rinia322afc2022-11-16 13:10:40 -0500205#define CFG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
206#define CFG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gangff65f122012-08-09 05:09:59 +0000207
208/*
Liu Gang461632b2012-08-09 05:10:03 +0000209 * SRIO_PCIE_BOOT - SLAVE
Liu Gangff65f122012-08-09 05:09:59 +0000210 */
Liu Gang461632b2012-08-09 05:10:03 +0000211#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Tom Rinia322afc2022-11-16 13:10:40 -0500212#define CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
213#define CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
214 (0x300000000ull | CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gangff65f122012-08-09 05:09:59 +0000215#endif
216
217/*
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800218 * eSPI - Enhanced SPI
219 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800220
221/*
222 * General PCI
223 * Memory space is mapped 1-1, but I/O space must start from 0.
224 */
225
226/* controller 1, direct to uli, tgtid 3, Base address 20000 */
Tom Riniecc8d422022-11-16 13:10:33 -0500227#define CFG_SYS_PCIE1_MEM_VIRT 0x80000000
228#define CFG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
229#define CFG_SYS_PCIE1_IO_VIRT 0xf8000000
230#define CFG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800231
232/* controller 2, Slot 2, tgtid 2, Base address 201000 */
Tom Riniecc8d422022-11-16 13:10:33 -0500233#define CFG_SYS_PCIE2_MEM_VIRT 0xa0000000
234#define CFG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
235#define CFG_SYS_PCIE2_IO_VIRT 0xf8010000
236#define CFG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800237
238/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Tom Riniecc8d422022-11-16 13:10:33 -0500239#define CFG_SYS_PCIE3_MEM_VIRT 0xc0000000
240#define CFG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800241
242/* Qman/Bman */
Tom Rini65cc0e22022-11-16 13:10:41 -0500243#define CFG_SYS_BMAN_NUM_PORTALS 10
244#define CFG_SYS_BMAN_MEM_BASE 0xf4000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800245#ifdef CONFIG_PHYS_64BIT
Tom Rini65cc0e22022-11-16 13:10:41 -0500246#define CFG_SYS_BMAN_MEM_PHYS 0xff4000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800247#else
Tom Rini65cc0e22022-11-16 13:10:41 -0500248#define CFG_SYS_BMAN_MEM_PHYS CFG_SYS_BMAN_MEM_BASE
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800249#endif
Tom Rini65cc0e22022-11-16 13:10:41 -0500250#define CFG_SYS_BMAN_MEM_SIZE 0x00200000
251#define CFG_SYS_BMAN_SP_CENA_SIZE 0x4000
252#define CFG_SYS_BMAN_SP_CINH_SIZE 0x1000
253#define CFG_SYS_BMAN_CENA_BASE CFG_SYS_BMAN_MEM_BASE
254#define CFG_SYS_BMAN_CENA_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1)
255#define CFG_SYS_BMAN_CINH_BASE (CFG_SYS_BMAN_MEM_BASE + \
256 CFG_SYS_BMAN_CENA_SIZE)
257#define CFG_SYS_BMAN_CINH_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1)
258#define CFG_SYS_BMAN_SWP_ISDR_REG 0xE08
259#define CFG_SYS_QMAN_NUM_PORTALS 10
260#define CFG_SYS_QMAN_MEM_BASE 0xf4200000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800261#ifdef CONFIG_PHYS_64BIT
Tom Rini65cc0e22022-11-16 13:10:41 -0500262#define CFG_SYS_QMAN_MEM_PHYS 0xff4200000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800263#else
Tom Rini65cc0e22022-11-16 13:10:41 -0500264#define CFG_SYS_QMAN_MEM_PHYS CFG_SYS_QMAN_MEM_BASE
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800265#endif
Tom Rini65cc0e22022-11-16 13:10:41 -0500266#define CFG_SYS_QMAN_MEM_SIZE 0x00200000
267#define CFG_SYS_QMAN_SP_CINH_SIZE 0x1000
268#define CFG_SYS_QMAN_CENA_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1)
269#define CFG_SYS_QMAN_CINH_BASE (CFG_SYS_QMAN_MEM_BASE + \
270 CFG_SYS_QMAN_CENA_SIZE)
271#define CFG_SYS_QMAN_CINH_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1)
272#define CFG_SYS_QMAN_SWP_ISDR_REG 0xE08
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800273
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800274#ifdef CONFIG_FMAN_ENET
Tom Rini65cc0e22022-11-16 13:10:41 -0500275#define CFG_SYS_FM1_DTSEC1_PHY_ADDR 0x2
276#define CFG_SYS_FM1_DTSEC2_PHY_ADDR 0x3
277#define CFG_SYS_FM1_DTSEC3_PHY_ADDR 0x4
278#define CFG_SYS_FM1_DTSEC4_PHY_ADDR 0x1
279#define CFG_SYS_FM1_DTSEC5_PHY_ADDR 0x0
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800280
Tom Rini65cc0e22022-11-16 13:10:41 -0500281#define CFG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
282#define CFG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
283#define CFG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
284#define CFG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800285
Tom Rini65cc0e22022-11-16 13:10:41 -0500286#define CFG_SYS_FM1_10GEC1_PHY_ADDR 0
Mingkai Hu0787ecc2011-07-19 16:20:13 +0800287
Tom Rini65cc0e22022-11-16 13:10:41 -0500288#define CFG_SYS_TBIPA_VALUE 8
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800289#endif
290
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800291#ifdef CONFIG_MMC
Tom Rini6cc04542022-10-28 20:27:13 -0400292#define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800293#endif
294
295/*
296 * Miscellaneous configurable options
297 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800298
299/*
300 * For booting Linux, the board info and command line data
301 * have to be in the first 64 MB of memory, since this is
302 * the maximum mapped by the Linux kernel during initialization.
303 */
Tom Rini65cc0e22022-11-16 13:10:41 -0500304#define CFG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800305
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800306/*
307 * Environment Configuration
308 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800309
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800310#define __USB_PHY_TYPE utmi
311
312#define CONFIG_EXTRA_ENV_SETTINGS \
313 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
314 "bank_intlv=cs0_cs1\0" \
315 "netdev=eth0\0" \
Tom Rini54f80dd2022-12-02 16:42:27 -0500316 "uboot=" CONFIG_UBOOTPATH "\0" \
Simon Glass98463902022-10-20 18:22:39 -0600317 "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800318 "tftpflash=tftpboot $loadaddr $uboot && " \
319 "protect off $ubootaddr +$filesize && " \
320 "erase $ubootaddr +$filesize && " \
321 "cp.b $loadaddr $ubootaddr $filesize && " \
322 "protect on $ubootaddr +$filesize && " \
323 "cmp.b $loadaddr $ubootaddr $filesize\0" \
324 "consoledev=ttyS0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200325 "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800326 "usb_dr_mode=host\0" \
327 "ramdiskaddr=2000000\0" \
328 "ramdiskfile=p2041rdb/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500329 "fdtaddr=1e00000\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800330 "fdtfile=p2041rdb/p2041rdb.dtb\0" \
Kim Phillips32465842014-05-14 19:33:45 -0500331 "bdev=sda3\0"
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800332
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800333#include <asm/fsl_secure_boot.h>
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800334
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800335#endif /* __CONFIG_H */