blob: 18276c5886d88a381833a8267e0e8fbde2885105 [file] [log] [blame]
Stefan Roese8a316c92005-08-01 16:49:12 +02001/*
Stefan Roese8b395012007-04-29 14:13:01 +02002 * (C) Copyright 2005-2007
Stefan Roese8a316c92005-08-01 16:49:12 +02003 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/************************************************************************
25 * bamboo.h - configuration for BAMBOO board
26 ***********************************************************************/
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/*-----------------------------------------------------------------------
31 * High Level Configuration Options
32 *----------------------------------------------------------------------*/
Stefan Roese17f50f222005-08-04 17:09:16 +020033#define CONFIG_BAMBOO 1 /* Board is BAMBOO */
Stefan Roese846b0dd2005-08-08 12:42:22 +020034#define CONFIG_440EP 1 /* Specific PPC440EP support */
Grzegorz Bernackiefa35cf2007-06-15 11:19:28 +020035#define CONFIG_440 1 /* ... PPC440 family */
Stefan Roese17f50f222005-08-04 17:09:16 +020036#define CONFIG_4xx 1 /* ... PPC4xx family */
Stefan Roese8a316c92005-08-01 16:49:12 +020037#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
38
Stefan Roese490f2042008-06-06 15:55:03 +020039/*
40 * Include common defines/options for all AMCC eval boards
41 */
42#define CONFIG_HOSTNAME bamboo
43#include "amcc-common.h"
44
Stefan Roesec57c7982005-08-11 17:56:56 +020045#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
46
47/*
48 * Please note that, if NAND support is enabled, the 2nd ethernet port
49 * can't be used because of pin multiplexing. So, if you want to use the
50 * 2nd ethernet port you have to "undef" the following define.
51 */
52#define CONFIG_BAMBOO_NAND 1 /* enable nand flash support */
53
Stefan Roese8a316c92005-08-01 16:49:12 +020054/*-----------------------------------------------------------------------
55 * Base addresses -- Note these are effective addresses where the
56 * actual resources get mapped (not physical addresses)
57 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058#define CONFIG_SYS_FLASH_BASE 0xfff00000 /* start of FLASH */
59#define CONFIG_SYS_PCI_MEMBASE 0xa0000000 /* mapped pci memory*/
60#define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
61#define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
62#define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
Stefan Roese8a316c92005-08-01 16:49:12 +020063
64/*Don't change either of these*/
Stefan Roese550650d2010-09-20 16:05:31 +020065#define CONFIG_SYS_PCI_BASE 0xe0000000 /* internal PCI regs*/
Stefan Roese8a316c92005-08-01 16:49:12 +020066/*Don't change either of these*/
67
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020068#define CONFIG_SYS_USB_DEVICE 0x50000000
69#define CONFIG_SYS_NVRAM_BASE_ADDR 0x80000000
70#define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
71#define CONFIG_SYS_NAND_ADDR 0x90000000
72#define CONFIG_SYS_NAND2_ADDR 0x94000000
Stefan Roese8a316c92005-08-01 16:49:12 +020073
74/*-----------------------------------------------------------------------
75 * Initial RAM & stack pointer (placed in SDRAM)
76 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_SYS_INIT_RAM_DCACHE 1 /* d-cache as init ram */
78#define CONFIG_SYS_INIT_RAM_ADDR 0x70000000 /* DCache */
79#define CONFIG_SYS_INIT_RAM_END (4 << 10)
80#define CONFIG_SYS_GBL_DATA_SIZE 256 /* num bytes initial data */
81#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
82#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Stefan Roese8a316c92005-08-01 16:49:12 +020083
Stefan Roese8a316c92005-08-01 16:49:12 +020084/*-----------------------------------------------------------------------
85 * Serial Port
86 *----------------------------------------------------------------------*/
Stefan Roese550650d2010-09-20 16:05:31 +020087#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* use external 11.059MHz clk */
Stefan Roese8a316c92005-08-01 16:49:12 +020089
Stefan Roese8a316c92005-08-01 16:49:12 +020090/*-----------------------------------------------------------------------
91 * NVRAM/RTC
92 *
93 * NOTE: The RTC registers are located at 0x7FFF0 - 0x7FFFF
94 * The DS1558 code assumes this condition
95 *
96 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#define CONFIG_SYS_NVRAM_SIZE (0x2000 - 0x10) /* NVRAM size(8k)- RTC regs */
Stefan Roese17f50f222005-08-04 17:09:16 +020098#define CONFIG_RTC_DS1556 1 /* DS1556 RTC */
99
100/*-----------------------------------------------------------------------
101 * Environment
102 *----------------------------------------------------------------------*/
Stefan Roesecf959c72007-06-01 15:27:11 +0200103#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200104#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Stefan Roese17f50f222005-08-04 17:09:16 +0200105#else
Jean-Christophe PLAGNIOL-VILLARD51bfee12008-09-10 22:47:58 +0200106#define CONFIG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200107#define CONFIG_ENV_IS_EMBEDDED 1 /* use embedded environment */
Stefan Roese17f50f222005-08-04 17:09:16 +0200108#endif
Stefan Roese8a316c92005-08-01 16:49:12 +0200109
110/*-----------------------------------------------------------------------
111 * FLASH related
112 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_MAX_FLASH_BANKS 3 /* number of banks */
114#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
Stefan Roese8a316c92005-08-01 16:49:12 +0200115
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#undef CONFIG_SYS_FLASH_CHECKSUM
117#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
118#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Stefan Roese8a316c92005-08-01 16:49:12 +0200119
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_FLASH_ADDR0 0x555
121#define CONFIG_SYS_FLASH_ADDR1 0x2aa
122#define CONFIG_SYS_FLASH_WORD_SIZE unsigned char
Stefan Roese17f50f222005-08-04 17:09:16 +0200123
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_FLASH_2ND_16BIT_DEV 1 /* bamboo has 8 and 16bit device */
125#define CONFIG_SYS_FLASH_2ND_ADDR 0x87800000 /* bamboo has 8 and 16bit device */
Stefan Roese17f50f222005-08-04 17:09:16 +0200126
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200127#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200128#define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200130#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
Stefan Roese17f50f222005-08-04 17:09:16 +0200131
Stefan Roese17f50f222005-08-04 17:09:16 +0200132/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200133#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
134#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200135#endif /* CONFIG_ENV_IS_IN_FLASH */
Stefan Roese8a316c92005-08-01 16:49:12 +0200136
Stefan Roesecf959c72007-06-01 15:27:11 +0200137/*
138 * IPL (Initial Program Loader, integrated inside CPU)
139 * Will load first 4k from NAND (SPL) into cache and execute it from there.
140 *
141 * SPL (Secondary Program Loader)
142 * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
143 * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
144 * controller and the NAND controller so that the special U-Boot image can be
145 * loaded from NAND to SDRAM.
146 *
147 * NUB (NAND U-Boot)
148 * This NAND U-Boot (NUB) is a special U-Boot version which can be started
149 * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
150 *
151 * On 440EPx the SPL is copied to SDRAM before the NAND controller is
152 * set up. While still running from cache, I experienced problems accessing
153 * the NAND controller. sr - 2006-08-25
154 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
156#define CONFIG_SYS_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
157#define CONFIG_SYS_NAND_BOOT_SPL_DST 0x00800000 /* Copy SPL here */
158#define CONFIG_SYS_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
159#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from this addr */
160#define CONFIG_SYS_NAND_BOOT_SPL_DELTA (CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST)
Stefan Roesecf959c72007-06-01 15:27:11 +0200161
162/*
163 * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
164 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
166#define CONFIG_SYS_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
Stefan Roesecf959c72007-06-01 15:27:11 +0200167
168/*
169 * Now the NAND chip has to be defined (no autodetection used!)
170 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_NAND_PAGE_SIZE 512 /* NAND chip page size */
172#define CONFIG_SYS_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
173#define CONFIG_SYS_NAND_PAGE_COUNT 32 /* NAND chip page count */
174#define CONFIG_SYS_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
175#define CONFIG_SYS_NAND_4_ADDR_CYCLE 1 /* Fourth addr used (>32MB) */
Stefan Roesecf959c72007-06-01 15:27:11 +0200176
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_NAND_ECCSIZE 256
178#define CONFIG_SYS_NAND_ECCBYTES 3
179#define CONFIG_SYS_NAND_ECCSTEPS (CONFIG_SYS_NAND_PAGE_SIZE / CONFIG_SYS_NAND_ECCSIZE)
180#define CONFIG_SYS_NAND_OOBSIZE 16
181#define CONFIG_SYS_NAND_ECCTOTAL (CONFIG_SYS_NAND_ECCBYTES * CONFIG_SYS_NAND_ECCSTEPS)
182#define CONFIG_SYS_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
Stefan Roesecf959c72007-06-01 15:27:11 +0200183
Jean-Christophe PLAGNIOL-VILLARD51bfee12008-09-10 22:47:58 +0200184#ifdef CONFIG_ENV_IS_IN_NAND
Stefan Roesecf959c72007-06-01 15:27:11 +0200185/*
186 * For NAND booting the environment is embedded in the U-Boot image. Please take
187 * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
188 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
190#define CONFIG_ENV_OFFSET (CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200191#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
Stefan Roesecf959c72007-06-01 15:27:11 +0200192#endif
193
Stefan Roese8a316c92005-08-01 16:49:12 +0200194/*-----------------------------------------------------------------------
Stefan Roese8b395012007-04-29 14:13:01 +0200195 * NAND FLASH
Stefan Roesec57c7982005-08-11 17:56:56 +0200196 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_MAX_NAND_DEVICE 2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
199#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_ADDR + 2 }
200#define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
Stefan Roesec57c7982005-08-11 17:56:56 +0200201
Stefan Roesecf959c72007-06-01 15:27:11 +0200202#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_NAND_CS 1
Stefan Roesecf959c72007-06-01 15:27:11 +0200204#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */
Stefan Roesecf959c72007-06-01 15:27:11 +0200206/* Memory Bank 0 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_EBC_PB0AP 0x018003c0
208#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
Stefan Roesecf959c72007-06-01 15:27:11 +0200209#endif
210
Stefan Roesec57c7982005-08-11 17:56:56 +0200211/*-----------------------------------------------------------------------
Stefan Roese8a316c92005-08-01 16:49:12 +0200212 * DDR SDRAM
Stefan Roese17f50f222005-08-04 17:09:16 +0200213 *----------------------------------------------------------------------------- */
214#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
Stefan Roesefd49bf02005-11-15 16:04:58 +0100215#undef CONFIG_DDR_ECC /* don't use ECC */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216#define CONFIG_SYS_SIMULATE_SPD_EEPROM 0xff /* simulate spd eeprom on this address */
217#define SPD_EEPROM_ADDRESS {CONFIG_SYS_SIMULATE_SPD_EEPROM, 0x50, 0x51}
218#define CONFIG_SYS_MBYTES_SDRAM (64) /* 64MB fixed size for early-sdram-init */
Eugene OBriend2f68002007-07-31 10:24:56 +0200219#define CONFIG_PROG_SDRAM_TLB
Stefan Roese8a316c92005-08-01 16:49:12 +0200220
221/*-----------------------------------------------------------------------
222 * I2C
223 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
Stefan Roese8a316c92005-08-01 16:49:12 +0200225
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define CONFIG_SYS_I2C_MULTI_EEPROMS
227#define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
228#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
229#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
230#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Stefan Roese8a316c92005-08-01 16:49:12 +0200231
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200232#ifdef CONFIG_ENV_IS_IN_EEPROM
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200233#define CONFIG_ENV_SIZE 0x200 /* Size of Environment vars */
234#define CONFIG_ENV_OFFSET 0x0
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200235#endif /* CONFIG_ENV_IS_IN_EEPROM */
Stefan Roese17f50f222005-08-04 17:09:16 +0200236
Stefan Roese490f2042008-06-06 15:55:03 +0200237/*
238 * Default environment variables
239 */
Stefan Roese17f50f222005-08-04 17:09:16 +0200240#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roese490f2042008-06-06 15:55:03 +0200241 CONFIG_AMCC_DEF_ENV \
242 CONFIG_AMCC_DEF_ENV_POWERPC \
243 CONFIG_AMCC_DEF_ENV_PPC_OLD \
244 CONFIG_AMCC_DEF_ENV_NOR_UPD \
245 CONFIG_AMCC_DEF_ENV_NAND_UPD \
Stefan Roese17f50f222005-08-04 17:09:16 +0200246 "kernel_addr=fff00000\0" \
247 "ramdisk_addr=fff10000\0" \
Stefan Roese17f50f222005-08-04 17:09:16 +0200248 ""
Stefan Roese8a316c92005-08-01 16:49:12 +0200249
Stefan Roesea00eccf2008-05-08 11:05:15 +0200250#define CONFIG_HAS_ETH0
Stefan Roese17f50f222005-08-04 17:09:16 +0200251#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
Stefan Roesed6c61aa2005-08-16 18:18:00 +0200252#define CONFIG_PHY1_ADDR 1
Stefan Roesec57c7982005-08-11 17:56:56 +0200253
254#ifndef CONFIG_BAMBOO_NAND
Stefan Roese8a316c92005-08-01 16:49:12 +0200255#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
Stefan Roesec57c7982005-08-11 17:56:56 +0200256#endif /* CONFIG_BAMBOO_NAND */
257
Stefan Roese846b0dd2005-08-08 12:42:22 +0200258#ifdef CONFIG_440EP
Stefan Roese8a316c92005-08-01 16:49:12 +0200259/* USB */
260#define CONFIG_USB_OHCI
261#define CONFIG_USB_STORAGE
262
263/*Comment this out to enable USB 1.1 device*/
264#define USB_2_0_DEVICE
Stefan Roese846b0dd2005-08-08 12:42:22 +0200265#endif /*CONFIG_440EP*/
Stefan Roese8a316c92005-08-01 16:49:12 +0200266
Jon Loeligerba2351f2007-07-04 22:31:49 -0500267/*
Stefan Roese490f2042008-06-06 15:55:03 +0200268 * Commands additional to the ones defined in amcc-common.h
Jon Loeliger80ff4f92007-07-10 09:29:01 -0500269 */
Jon Loeligerba2351f2007-07-04 22:31:49 -0500270#define CONFIG_CMD_DATE
Jon Loeligerba2351f2007-07-04 22:31:49 -0500271#define CONFIG_CMD_EXT2
Stefan Roese490f2042008-06-06 15:55:03 +0200272#define CONFIG_CMD_FAT
273#define CONFIG_CMD_PCI
274#define CONFIG_CMD_SDRAM
Jon Loeligerba2351f2007-07-04 22:31:49 -0500275#define CONFIG_CMD_SNTP
Stefan Roese490f2042008-06-06 15:55:03 +0200276#define CONFIG_CMD_USB
Jon Loeligerba2351f2007-07-04 22:31:49 -0500277
278#ifdef CONFIG_BAMBOO_NAND
279#define CONFIG_CMD_NAND
280#endif
281
Stefan Roese3b6748e2005-10-14 15:37:34 +0200282#define CONFIG_SUPPORT_VFAT
283
Stefan Roese490f2042008-06-06 15:55:03 +0200284/* Partitions */
285#define CONFIG_MAC_PARTITION
286#define CONFIG_DOS_PARTITION
287#define CONFIG_ISO_PARTITION
Stefan Roese193dd952006-07-27 16:14:05 +0200288
Stefan Roese8a316c92005-08-01 16:49:12 +0200289/*-----------------------------------------------------------------------
290 * PCI stuff
291 *-----------------------------------------------------------------------
292 */
293/* General PCI */
Stefan Roesec57c7982005-08-11 17:56:56 +0200294#define CONFIG_PCI /* include pci support */
295#undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
Stefan Roese17f50f222005-08-04 17:09:16 +0200296#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE*/
Stefan Roese8a316c92005-08-01 16:49:12 +0200298
299/* Board-specific PCI */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_PCI_TARGET_INIT
301#define CONFIG_SYS_PCI_MASTER_INIT
Stefan Roese8a316c92005-08-01 16:49:12 +0200302
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
304#define CONFIG_SYS_PCI_SUBSYS_ID 0xcafe /* Whatever */
Stefan Roese8a316c92005-08-01 16:49:12 +0200305
Stefan Roese8a316c92005-08-01 16:49:12 +0200306#endif /* __CONFIG_H */