blob: 29ebd09efbe1a0cea4205afa5786ff69104b38e9 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2002
3 * Wolfgang Grandegger, DENX Software Engineering, wg@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/* ------------------------------------------------------------------------- */
25
26/*
27 * board/config.h - configuration options, board specific
28 */
29
30#ifndef __CONFIG_H
31#define __CONFIG_H
32
33/*
34 * High Level Configuration Options
35 * (easy to change)
36 */
37
38#define CONFIG_MPC824X 1
39#define CONFIG_MPC8240 1
40#define CONFIG_PN62 1
41
Wolfgang Denk2ae18242010-10-06 09:05:45 +020042#define CONFIG_SYS_TEXT_BASE 0xFFF00000
43
wdenkc6097192002-11-03 00:24:07 +000044#define CONFIG_CONS_INDEX 1
45
46
Jon Loeligeracf02692007-07-08 14:49:44 -050047/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -050048 * BOOTP options
49 */
50#define CONFIG_BOOTP_BOOTFILESIZE
51#define CONFIG_BOOTP_BOOTPATH
52#define CONFIG_BOOTP_GATEWAY
53#define CONFIG_BOOTP_HOSTNAME
54
55
56/*
Jon Loeligeracf02692007-07-08 14:49:44 -050057 * Command line configuration.
58 */
59#include <config_cmd_default.h>
wdenkc6097192002-11-03 00:24:07 +000060
Jon Loeligeracf02692007-07-08 14:49:44 -050061#define CONFIG_CMD_PCI
62#define CONFIG_CMD_BSP
63
Jon Loeligeracf02692007-07-08 14:49:44 -050064#undef CONFIG_CMD_FLASH
65#undef CONFIG_CMD_IMLS
Wolfgang Denk74de7ae2009-04-01 23:34:12 +020066#undef CONFIG_CMD_LOADS
67#undef CONFIG_CMD_SAVEENV
68#undef CONFIG_CMD_SOURCE
Jon Loeligeracf02692007-07-08 14:49:44 -050069
wdenkc6097192002-11-03 00:24:07 +000070
71#define CONFIG_BAUDRATE 19200 /* console baudrate */
72
73#define CONFIG_BOOTDELAY 1 /* autoboot after n seconds */
74
75#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
76
77#define CONFIG_SERVERIP 10.0.0.201
Wolfgang Denk53677ef2008-05-20 16:00:29 +020078#define CONFIG_IPADDR 10.0.0.200
wdenkc6097192002-11-03 00:24:07 +000079#define CONFIG_ROOTPATH /opt/eldk/ppc_82xx
80#define CONFIG_NETMASK 255.255.255.0
81#undef CONFIG_BOOTARGS
82#if 0
83/* Boot Linux with NFS root filesystem */
84#define CONFIG_BOOTCOMMAND \
85 "setenv verify y;" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +020086 "setenv bootargs console=ttyS0,19200 mem=31M quiet " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010087 "root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
88 "ip=${ipaddr}:${serverip}::${netmask}:pn62:eth0:off;" \
wdenkc6097192002-11-03 00:24:07 +000089 "loadp 100000; bootm"
wdenk3bac3512003-03-12 10:41:04 +000090 /* "tftpboot 100000 uImage; bootm" */
wdenkc6097192002-11-03 00:24:07 +000091#else
92/* Boot Linux with RAMdisk based filesystem (initrd, BusyBox) */
93#define CONFIG_BOOTCOMMAND \
94 "setenv verify n;" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +020095 "setenv bootargs console=ttyS0,19200 mem=31M quiet " \
wdenkc6097192002-11-03 00:24:07 +000096 "root=/dev/ram rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010097 "ip=${ipaddr}:${serverip}::${netmask}:pn62:eth0:off;" \
wdenkc6097192002-11-03 00:24:07 +000098 "loadp 200000; bootm"
99#endif
100
wdenkc6097192002-11-03 00:24:07 +0000101/*
102 * Miscellaneous configurable options
103 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
105#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
106#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
107#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
108#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
109#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
110#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
111#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenkc6097192002-11-03 00:24:07 +0000112
113#define CONFIG_PRAM 1024 /* reserve 1 MB protected RAM */
114
115#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() on init */
116
wdenke2ffd592004-12-31 09:32:47 +0000117#define CONFIG_HAS_ETH1 1 /* add support for eth1addr */
118
wdenkc6097192002-11-03 00:24:07 +0000119#define CONFIG_SHOW_BOOT_PROGRESS 1 /* Show boot progress on LEDs */
120
121/*
122 * PCI stuff
123 */
124#define CONFIG_PCI /* include pci support */
125#define CONFIG_PCI_PNP /* we need Plug 'n Play */
126#if 0
127#define CONFIG_PCI_SCAN_SHOW /* show PCI auto-scan at boot */
128#endif
129
130/*
131 * Networking stuff
132 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200133#define CONFIG_NET_MULTI /* Multi ethernet cards support */
wdenkc6097192002-11-03 00:24:07 +0000134
135#define CONFIG_PCNET /* there are 2 AMD PCnet 79C973 */
136#define CONFIG_PCNET_79C973
137
138#define _IO_BASE 0xfe000000 /* points to PCI I/O space */
139
140
141/*
142 * Start addresses for the final memory configuration
143 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkc6097192002-11-03 00:24:07 +0000145 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_SDRAM_BASE 0x00000000
147#define CONFIG_SYS_MAX_RAM_SIZE 0x10000000
wdenkc6097192002-11-03 00:24:07 +0000148
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_RESET_ADDRESS 0xfff00100
wdenkc6097192002-11-03 00:24:07 +0000150
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#undef CONFIG_SYS_RAMBOOT
152#define CONFIG_SYS_MONITOR_LEN 0x00030000
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200153#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
wdenkc6097192002-11-03 00:24:07 +0000154
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155/*#define CONFIG_SYS_GBL_DATA_SIZE 256*/
156#define CONFIG_SYS_GBL_DATA_SIZE 128
wdenkc6097192002-11-03 00:24:07 +0000157
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200159#define CONFIG_SYS_INIT_RAM_SIZE 0x1000
160#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_GBL_DATA_SIZE)
wdenkc6097192002-11-03 00:24:07 +0000161
162
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_NO_FLASH 1 /* There is no FLASH memory */
wdenkc6097192002-11-03 00:24:07 +0000164
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200165#define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200166#define CONFIG_ENV_OFFSET 0x00004000 /* Offset of Environment Sector */
167#define CONFIG_ENV_SIZE 0x00002000 /* Total Size of Environment Sector */
wdenkc6097192002-11-03 00:24:07 +0000168
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
wdenkc6097192002-11-03 00:24:07 +0000170
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_MEMTEST_START 0x00004000 /* memtest works on */
172#define CONFIG_SYS_MEMTEST_END 0x01f00000 /* 0 ... 32 MB in DRAM */
wdenkc6097192002-11-03 00:24:07 +0000173
174/*
175 * Serial port configuration
176 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenkc6097192002-11-03 00:24:07 +0000178
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_NS16550
180#define CONFIG_SYS_NS16550_SERIAL
wdenkc6097192002-11-03 00:24:07 +0000181
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_NS16550_REG_SIZE 1
wdenkc6097192002-11-03 00:24:07 +0000183
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_NS16550_CLK 1843200
wdenkc6097192002-11-03 00:24:07 +0000185
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_NS16550_COM1 0xff800008
187#define CONFIG_SYS_NS16550_COM2 0xff800000
wdenkc6097192002-11-03 00:24:07 +0000188
189/*
190 * Low Level Configuration Settings
191 * (address mappings, register initial values, etc.)
192 * You should know what you are doing if you make changes here.
193 */
194
195#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
196#define CONFIG_PLL_PCI_TO_MEM_MULTIPLIER 3
197
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_EUMB_ADDR 0xFCE00000
wdenkc6097192002-11-03 00:24:07 +0000199
200/* MCCR1 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_ROMNAL 3 /* rom/flash next access time */
202#define CONFIG_SYS_ROMFAL 7 /* rom/flash access time */
wdenkc6097192002-11-03 00:24:07 +0000203
204/* MCCR2 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_ASRISE 6 /* ASRISE in clocks */
206#define CONFIG_SYS_ASFALL 12 /* ASFALL in clocks */
207#define CONFIG_SYS_REFINT 5600 /* REFINT in clocks */
wdenkc6097192002-11-03 00:24:07 +0000208
209/* MCCR3 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_BSTOPRE 0x3cf /* Burst To Precharge */
211#define CONFIG_SYS_REFREC 2 /* Refresh to activate interval */
212#define CONFIG_SYS_RDLAT 3 /* data latency from read command */
wdenkc6097192002-11-03 00:24:07 +0000213
214/* MCCR4 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_PRETOACT 1 /* Precharge to activate interval */
216#define CONFIG_SYS_ACTTOPRE 3 /* Activate to Precharge interval */
217#define CONFIG_SYS_ACTORW 2 /* Activate to R/W */
218#define CONFIG_SYS_SDMODE_CAS_LAT 2 /* SDMODE CAS latency */
219#define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE Wrap type */
220#define CONFIG_SYS_SDMODE_BURSTLEN 2 /* SDMODE Burst length 2=4, 3=8 */
221#define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
wdenkc6097192002-11-03 00:24:07 +0000222
223/* Memory bank settings:
224 *
225 * only bits 20-29 are actually used from these vales to set the
226 * start/qend address the upper two bits will be 0, and the lower 20
227 * bits will be set to 0x00000 for a start address, or 0xfffff for an
228 * end address
229 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_BANK0_START 0x00000000
231#define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE - 1)
232#define CONFIG_SYS_BANK0_ENABLE 1
233#define CONFIG_SYS_BANK1_START 0x00000000
234#define CONFIG_SYS_BANK1_END 0x00000000
235#define CONFIG_SYS_BANK1_ENABLE 0
236#define CONFIG_SYS_BANK2_START 0x00000000
237#define CONFIG_SYS_BANK2_END 0x00000000
238#define CONFIG_SYS_BANK2_ENABLE 0
239#define CONFIG_SYS_BANK3_START 0x00000000
240#define CONFIG_SYS_BANK3_END 0x00000000
241#define CONFIG_SYS_BANK3_ENABLE 0
242#define CONFIG_SYS_BANK4_START 0x00000000
243#define CONFIG_SYS_BANK4_END 0x00000000
244#define CONFIG_SYS_BANK4_ENABLE 0
245#define CONFIG_SYS_BANK5_START 0x00000000
246#define CONFIG_SYS_BANK5_END 0x00000000
247#define CONFIG_SYS_BANK5_ENABLE 0
248#define CONFIG_SYS_BANK6_START 0x00000000
249#define CONFIG_SYS_BANK6_END 0x00000000
250#define CONFIG_SYS_BANK6_ENABLE 0
251#define CONFIG_SYS_BANK7_START 0x00000000
252#define CONFIG_SYS_BANK7_END 0x00000000
253#define CONFIG_SYS_BANK7_ENABLE 0
wdenkc6097192002-11-03 00:24:07 +0000254
255/*
256 * Memory bank enable bitmask, specifying which of the banks defined above
257 * are actually present. MSB is for bank #7, LSB is for bank #0.
258 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_BANK_ENABLE 0x01
wdenkc6097192002-11-03 00:24:07 +0000260
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#define CONFIG_SYS_ODCR 0xff /* configures line driver impedances, */
wdenkc6097192002-11-03 00:24:07 +0000262 /* see 8240 book for bit definitions */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263#define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 retains the */
wdenkc6097192002-11-03 00:24:07 +0000264 /* currently accessed page in memory */
265 /* see 8240 book for details */
266
267/* SDRAM 0 - 256MB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200268#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
269#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000270
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
272#define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000273
274/* PCI memory space */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275#define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
276#define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000277
278/* Config addrs, etc */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
280#define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000281
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
283#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
284#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
285#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
286#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
287#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
288#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
289#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
wdenkc6097192002-11-03 00:24:07 +0000290
291/*
292 * For booting Linux, the board info and command line data
293 * have to be in the first 8 MB of memory, since this is
294 * the maximum mapped by the Linux kernel during initialization.
295 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc6097192002-11-03 00:24:07 +0000297
298/*
299 * Cache Configuration
300 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200301#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8240 CPU */
Jon Loeligeracf02692007-07-08 14:49:44 -0500302#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenkc6097192002-11-03 00:24:07 +0000304#endif
305
wdenkc6097192002-11-03 00:24:07 +0000306#endif /* __CONFIG_H */