blob: 9ecc10bd1b5866f46fbc513891886f5862665336 [file] [log] [blame]
Heiko Schocher9acb6262006-04-20 08:42:42 +02001/*
Jens Scharsigeb0b43f2012-05-02 00:57:08 +00002 * Configuation settings for the BuS EB+CPU5283 boards (aka EB+MCF-EV123)
Heiko Schocher9acb6262006-04-20 08:42:42 +02003 *
Jens Scharsig35cf3b52009-07-24 10:31:48 +02004 * (C) Copyright 2005-2009 BuS Elektronik GmbH & Co.KG <esw@bus-elektonik.de>
Heiko Schocher9acb6262006-04-20 08:42:42 +02005 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
Jens Scharsigeb0b43f2012-05-02 00:57:08 +000025#ifndef _CONFIG_EB_CPU5282_H_
26#define _CONFIG_EB_CPU5282_H_
Heiko Schocher9acb6262006-04-20 08:42:42 +020027
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020028#undef CONFIG_SYS_HALT_BEFOR_RAM_JUMP
Wolfgang Denkb1d71352006-06-10 22:00:40 +020029
Jens Scharsig35cf3b52009-07-24 10:31:48 +020030/*----------------------------------------------------------------------*
31 * High Level Configuration Options (easy to change) *
32 *----------------------------------------------------------------------*/
Heiko Schocher9acb6262006-04-20 08:42:42 +020033
34#define CONFIG_MCF52x2 /* define processor family */
35#define CONFIG_M5282 /* define processor type */
36
37#define CONFIG_MISC_INIT_R
38
TsiChungLiew870470d2007-08-15 19:55:10 -050039#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020040#define CONFIG_SYS_UART_PORT (0)
Heiko Schocher9acb6262006-04-20 08:42:42 +020041#define CONFIG_BAUDRATE 9600
Heiko Schocher9acb6262006-04-20 08:42:42 +020042
Jens Scharsig35cf3b52009-07-24 10:31:48 +020043#undef CONFIG_MONITOR_IS_IN_RAM /* starts uboot direct */
Heiko Schocher9acb6262006-04-20 08:42:42 +020044
45#define CONFIG_BOOTCOMMAND "printenv"
46
Jens Scharsig35cf3b52009-07-24 10:31:48 +020047/*----------------------------------------------------------------------*
48 * Options *
49 *----------------------------------------------------------------------*/
50
51#define CONFIG_BOOT_RETRY_TIME -1
52#define CONFIG_RESET_TO_RETRY
53#define CONFIG_SPLASH_SCREEN
54
55/*----------------------------------------------------------------------*
56 * Configuration for environment *
57 * Environment is in the second sector of the first 256k of flash *
58 *----------------------------------------------------------------------*/
59
Heiko Schocher9acb6262006-04-20 08:42:42 +020060#ifndef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020061#define CONFIG_ENV_ADDR 0xF003C000 /* End of 256K */
62#define CONFIG_ENV_SECT_SIZE 0x4000
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +020063#define CONFIG_ENV_IS_IN_FLASH 1
Heiko Schocher9acb6262006-04-20 08:42:42 +020064#else
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020065#define CONFIG_ENV_ADDR 0xFFE04000
66#define CONFIG_ENV_SECT_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +020067#define CONFIG_ENV_IS_IN_FLASH 1
Heiko Schocher9acb6262006-04-20 08:42:42 +020068#endif
69
Jon Loeligerdcaa7152007-07-07 20:56:05 -050070/*
Jon Loeliger11799432007-07-10 09:02:57 -050071 * BOOTP options
72 */
73#define CONFIG_BOOTP_BOOTFILESIZE
74#define CONFIG_BOOTP_BOOTPATH
75#define CONFIG_BOOTP_GATEWAY
76#define CONFIG_BOOTP_HOSTNAME
77
Jon Loeliger11799432007-07-10 09:02:57 -050078/*
Jon Loeligerdcaa7152007-07-07 20:56:05 -050079 * Command line configuration.
80 */
81#include <config_cmd_default.h>
82
83#undef CONFIG_CMD_LOADB
TsiChungLiew870470d2007-08-15 19:55:10 -050084#define CONFIG_CMD_MII
85#define CONFIG_CMD_NET
Jon Loeligerdcaa7152007-07-07 20:56:05 -050086
TsiChung Liew0e0c4352008-07-09 15:21:44 -050087#define CONFIG_MCFTMR
88
Heiko Schocher9acb6262006-04-20 08:42:42 +020089
90#define CONFIG_BOOTDELAY 5
Fabio Estevam35897c82012-03-31 10:47:45 +000091#define CONFIG_SYS_HUSH_PARSER
Jens Scharsigeb0b43f2012-05-02 00:57:08 +000092#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
93#define CONFIG_SYS_PROMPT "\nEB+CPU5282> "
Jens Scharsig35cf3b52009-07-24 10:31:48 +020094#define CONFIG_SYS_LONGHELP 1
Heiko Schocher9acb6262006-04-20 08:42:42 +020095
Jon Loeligerdcaa7152007-07-07 20:56:05 -050096#if defined(CONFIG_CMD_KGDB)
Jens Scharsig35cf3b52009-07-24 10:31:48 +020097#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Heiko Schocher9acb6262006-04-20 08:42:42 +020098#else
Jens Scharsig35cf3b52009-07-24 10:31:48 +020099#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200100#endif
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200101#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
102#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
103#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Heiko Schocher9acb6262006-04-20 08:42:42 +0200104
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_LOAD_ADDR 0x20000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200106
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_MEMTEST_START 0x100000
108#define CONFIG_SYS_MEMTEST_END 0x400000
109/*#define CONFIG_SYS_DRAM_TEST 1 */
110#undef CONFIG_SYS_DRAM_TEST
Heiko Schocher9acb6262006-04-20 08:42:42 +0200111
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200112/*----------------------------------------------------------------------*
113 * Clock and PLL Configuration *
114 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_HZ 10000000
116#define CONFIG_SYS_CLK 58982400 /* 9,8304MHz * 6 */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200117
118/* PLL Configuration: Ext Clock * 6 (see table 9-4 of MCF user manual) */
119
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200120#define CONFIG_SYS_MFD 0x01 /* PLL Multiplication Factor Devider */
121#define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200122
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200123/*----------------------------------------------------------------------*
124 * Network *
125 *----------------------------------------------------------------------*/
126
127#define CONFIG_MCFFEC
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200128#define CONFIG_MII 1
129#define CONFIG_MII_INIT 1
130#define CONFIG_SYS_DISCOVER_PHY
131#define CONFIG_SYS_RX_ETH_BUFFER 8
132#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
133
134#define CONFIG_SYS_FEC0_PINMUX 0
135#define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
136#define MCFFEC_TOUT_LOOP 50000
137
138#define CONFIG_ETHADDR 00:CF:52:82:EB:01
139#define CONFIG_OVERWRITE_ETHADDR_ONCE
140
141/*-------------------------------------------------------------------------
Heiko Schocher9acb6262006-04-20 08:42:42 +0200142 * Low Level Configuration Settings
143 * (address mappings, register initial values, etc.)
144 * You should know what you are doing if you make changes here.
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200145 *-----------------------------------------------------------------------*/
146
147#define CONFIG_SYS_MBAR 0x40000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200148
Heiko Schocher9acb6262006-04-20 08:42:42 +0200149/*-----------------------------------------------------------------------
150 * Definitions for initial stack pointer and data area (in DPRAM)
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200151 *-----------------------------------------------------------------------*/
152
153#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200154#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200155#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200156 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Heiko Schocher9acb6262006-04-20 08:42:42 +0200158
159/*-----------------------------------------------------------------------
160 * Start addresses for the final memory configuration
161 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Heiko Schocher9acb6262006-04-20 08:42:42 +0200163 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_SDRAM_BASE1 0x00000000
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200165#define CONFIG_SYS_SDRAM_SIZE1 16 /* SDRAM size in MB */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200166
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_SDRAM_BASE1
168#define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_SDRAM_SIZE1
Heiko Schocher9acb6262006-04-20 08:42:42 +0200169
Heiko Schocher9acb6262006-04-20 08:42:42 +0200170
171/* If M5282 port is fully implemented the monitor base will be behind
172 * the vector table. */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200173#if (CONFIG_SYS_TEXT_BASE != CONFIG_SYS_INT_FLASH_BASE)
174#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
Heiko Schocher9acb6262006-04-20 08:42:42 +0200175#else
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200176#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x418) /* 24 Byte for CFM-Config */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200177#endif
178
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_MONITOR_LEN 0x20000
180#define CONFIG_SYS_MALLOC_LEN (256 << 10)
181#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
Heiko Schocher9acb6262006-04-20 08:42:42 +0200182
183/*
184 * For booting Linux, the board info and command line data
185 * have to be in the first 8 MB of memory, since this is
186 * the maximum mapped by the Linux kernel during initialization ??
187 */
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200188#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200189
190/*-----------------------------------------------------------------------
191 * FLASH organization
192 */
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200193
194#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
195#define CONFIG_SYS_INT_FLASH_BASE 0xF0000000
196#define CONFIG_SYS_INT_FLASH_ENABLE 0x21
197
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_MAX_FLASH_SECT 35
199#define CONFIG_SYS_MAX_FLASH_BANKS 2
200#define CONFIG_SYS_FLASH_ERASE_TOUT 10000000
201#define CONFIG_SYS_FLASH_PROTECTION
Heiko Schocher9acb6262006-04-20 08:42:42 +0200202
203/*-----------------------------------------------------------------------
204 * Cache Configuration
205 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_CACHELINE_SIZE 16
Heiko Schocher9acb6262006-04-20 08:42:42 +0200207
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600208#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200209 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600210#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200211 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600212#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
213#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
214 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
215 CF_ACR_EN | CF_ACR_SM_ALL)
216#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
217 CF_CACR_CEIB | CF_CACR_DBWE | \
218 CF_CACR_EUSP)
219
Heiko Schocher9acb6262006-04-20 08:42:42 +0200220/*-----------------------------------------------------------------------
221 * Memory bank definitions
222 */
223
TsiChung Liew012522f2008-10-21 10:03:07 +0000224#define CONFIG_SYS_CS0_BASE 0xFFE00000
225#define CONFIG_SYS_CS0_CTRL 0x00001980
226#define CONFIG_SYS_CS0_MASK 0x001F0001
Heiko Schocher9acb6262006-04-20 08:42:42 +0200227
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_CS3_BASE 0xE0000000
TsiChung Liew012522f2008-10-21 10:03:07 +0000229#define CONFIG_SYS_CS0_CTRL 0x00001980
230#define CONFIG_SYS_CS3_MASK 0x000F0001
Heiko Schocher9acb6262006-04-20 08:42:42 +0200231
232/*-----------------------------------------------------------------------
233 * Port configuration
234 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
236#define CONFIG_SYS_PADDR 0x0000000
237#define CONFIG_SYS_PADAT 0x0000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200238
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
240#define CONFIG_SYS_PBDDR 0x0000000
241#define CONFIG_SYS_PBDAT 0x0000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200242
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */
244#define CONFIG_SYS_PCDDR 0x0000000
245#define CONFIG_SYS_PCDAT 0x0000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200246
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200247#define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
248#define CONFIG_SYS_PCDDR 0x0000000
249#define CONFIG_SYS_PCDAT 0x0000000
Heiko Schocher9acb6262006-04-20 08:42:42 +0200250
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_PEHLPAR 0xC0
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200252#define CONFIG_SYS_PUAPAR 0x0F
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_DDRUA 0x05
254#define CONFIG_SYS_PJPAR 0xFF
Heiko Schocher9acb6262006-04-20 08:42:42 +0200255
256/*-----------------------------------------------------------------------
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200257 * VIDEO configuration
Heiko Schocher9acb6262006-04-20 08:42:42 +0200258 */
259
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200260#define CONFIG_VIDEO
Heiko Schocher9acb6262006-04-20 08:42:42 +0200261
Jens Scharsig35cf3b52009-07-24 10:31:48 +0200262#ifdef CONFIG_VIDEO
263#define CONFIG_VIDEO_VCXK 1
264
265#define CONFIG_SYS_VCXK_DEFAULT_LINEALIGN 2
266#define CONFIG_SYS_VCXK_DOUBLEBUFFERED 1
267#define CONFIG_SYS_VCXK_BASE CONFIG_SYS_CS3_BASE
268#define CONFIG_SYS_VCXK_AUTODETECT 1
269
270#define CONFIG_SYS_VCXK_ACKNOWLEDGE_PORT MCFGPTB_GPTPORT
271#define CONFIG_SYS_VCXK_ACKNOWLEDGE_DDR MCFGPTB_GPTDDR
272#define CONFIG_SYS_VCXK_ACKNOWLEDGE_PIN 0x0001
273
274#define CONFIG_SYS_VCXK_ENABLE_PORT MCFGPTB_GPTPORT
275#define CONFIG_SYS_VCXK_ENABLE_DDR MCFGPTB_GPTDDR
276#define CONFIG_SYS_VCXK_ENABLE_PIN 0x0002
277
278#define CONFIG_SYS_VCXK_REQUEST_PORT MCFGPTB_GPTPORT
279#define CONFIG_SYS_VCXK_REQUEST_DDR MCFGPTB_GPTDDR
280#define CONFIG_SYS_VCXK_REQUEST_PIN 0x0004
281
282#define CONFIG_SYS_VCXK_INVERT_PORT MCFGPIO_PORTE
283#define CONFIG_SYS_VCXK_INVERT_DDR MCFGPIO_DDRE
284#define CONFIG_SYS_VCXK_INVERT_PIN MCFGPIO_PORT2
285
286#endif /* CONFIG_VIDEO */
Heiko Schocher9acb6262006-04-20 08:42:42 +0200287#endif /* _CONFIG_M5282EVB_H */
288/*---------------------------------------------------------------------*/