blob: ec58697b311d7b105549897aa508ef217e4ac724 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Stephen Warrenba4dfef2016-10-21 14:46:47 -06002/*
3 * Copyright (c) 2016, NVIDIA CORPORATION.
4 *
Stephen Warrenba4dfef2016-10-21 14:46:47 -06005 * Portions based on U-Boot's rtl8169.c.
6 */
7
8/*
9 * This driver supports the Synopsys Designware Ethernet QOS (Quality Of
10 * Service) IP block. The IP supports multiple options for bus type, clocking/
11 * reset structure, and feature list.
12 *
13 * The driver is written such that generic core logic is kept separate from
14 * configuration-specific logic. Code that interacts with configuration-
15 * specific resources is split out into separate functions to avoid polluting
16 * common code. If/when this driver is enhanced to support multiple
17 * configurations, the core code should be adapted to call all configuration-
18 * specific functions through function pointers, with the definition of those
19 * function pointers being supplied by struct udevice_id eqos_ids[]'s .data
20 * field.
21 *
22 * The following configurations are currently supported:
23 * tegra186:
24 * NVIDIA's Tegra186 chip. This configuration uses an AXI master/DMA bus, an
25 * AHB slave/register bus, contains the DMA, MTL, and MAC sub-blocks, and
26 * supports a single RGMII PHY. This configuration also has SW control over
27 * all clock and reset signals to the HW block.
28 */
Patrick Delaunaycafaa302020-09-09 18:30:06 +020029
Patrick Delaunayb547f4b2021-07-20 20:15:29 +020030#define LOG_CATEGORY UCLASS_ETH
31
Stephen Warrenba4dfef2016-10-21 14:46:47 -060032#include <common.h>
33#include <clk.h>
Simon Glass1eb69ae2019-11-14 12:57:39 -070034#include <cpu_func.h>
Stephen Warrenba4dfef2016-10-21 14:46:47 -060035#include <dm.h>
36#include <errno.h>
Patrick Delaunay8a3b69d2022-06-30 11:09:41 +020037#include <eth_phy.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060038#include <log.h>
Simon Glass336d4612020-02-03 07:36:16 -070039#include <malloc.h>
Stephen Warrenba4dfef2016-10-21 14:46:47 -060040#include <memalign.h>
41#include <miiphy.h>
42#include <net.h>
43#include <netdev.h>
44#include <phy.h>
45#include <reset.h>
46#include <wait_bit.h>
Simon Glass90526e92020-05-10 11:39:56 -060047#include <asm/cache.h>
Stephen Warrenba4dfef2016-10-21 14:46:47 -060048#include <asm/gpio.h>
49#include <asm/io.h>
Fugang Duan0e9d2392020-05-03 22:41:18 +080050#ifdef CONFIG_ARCH_IMX8M
51#include <asm/arch/clock.h>
52#include <asm/mach-imx/sys_proto.h>
53#endif
Simon Glassc05ed002020-05-10 11:40:11 -060054#include <linux/delay.h>
Stephen Warrenba4dfef2016-10-21 14:46:47 -060055
Peng Fan149e80f2022-07-26 16:41:14 +080056#include "dwc_eth_qos.h"
Stephen Warrenba4dfef2016-10-21 14:46:47 -060057
58/*
59 * TX and RX descriptors are 16 bytes. This causes problems with the cache
60 * maintenance on CPUs where the cache-line size exceeds the size of these
61 * descriptors. What will happen is that when the driver receives a packet
62 * it will be immediately requeued for the hardware to reuse. The CPU will
63 * therefore need to flush the cache-line containing the descriptor, which
64 * will cause all other descriptors in the same cache-line to be flushed
65 * along with it. If one of those descriptors had been written to by the
66 * device those changes (and the associated packet) will be lost.
67 *
68 * To work around this, we make use of non-cached memory if available. If
69 * descriptors are mapped uncached there's no need to manually flush them
70 * or invalidate them.
71 *
72 * Note that this only applies to descriptors. The packet data buffers do
73 * not have the same constraints since they are 1536 bytes large, so they
74 * are unlikely to share cache-lines.
75 */
Marek Vasut6f1e6682021-01-07 11:12:16 +010076static void *eqos_alloc_descs(struct eqos_priv *eqos, unsigned int num)
Stephen Warrenba4dfef2016-10-21 14:46:47 -060077{
Marek Vasute9d3fc72022-10-09 17:51:46 +020078 return memalign(ARCH_DMA_MINALIGN, num * eqos->desc_size);
Stephen Warrenba4dfef2016-10-21 14:46:47 -060079}
80
81static void eqos_free_descs(void *descs)
82{
Stephen Warrenba4dfef2016-10-21 14:46:47 -060083 free(descs);
Stephen Warrenba4dfef2016-10-21 14:46:47 -060084}
85
Marek Vasut6f1e6682021-01-07 11:12:16 +010086static struct eqos_desc *eqos_get_desc(struct eqos_priv *eqos,
87 unsigned int num, bool rx)
Stephen Warrenba4dfef2016-10-21 14:46:47 -060088{
Marek Vasutf94d0082022-10-09 17:51:45 +020089 return (rx ? eqos->rx_descs : eqos->tx_descs) +
90 (num * eqos->desc_size);
Stephen Warrenba4dfef2016-10-21 14:46:47 -060091}
92
Peng Fan149e80f2022-07-26 16:41:14 +080093void eqos_inval_desc_generic(void *desc)
Christophe Roullierac2d4ef2019-05-17 15:08:44 +020094{
Marek Vasute9d3fc72022-10-09 17:51:46 +020095 unsigned long start = (unsigned long)desc & ~(ARCH_DMA_MINALIGN - 1);
Marek Vasut6f1e6682021-01-07 11:12:16 +010096 unsigned long end = ALIGN(start + sizeof(struct eqos_desc),
97 ARCH_DMA_MINALIGN);
Christophe Roullierac2d4ef2019-05-17 15:08:44 +020098
99 invalidate_dcache_range(start, end);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600100}
101
Peng Fan149e80f2022-07-26 16:41:14 +0800102void eqos_flush_desc_generic(void *desc)
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200103{
Marek Vasute9d3fc72022-10-09 17:51:46 +0200104 unsigned long start = (unsigned long)desc & ~(ARCH_DMA_MINALIGN - 1);
Marek Vasut6f1e6682021-01-07 11:12:16 +0100105 unsigned long end = ALIGN(start + sizeof(struct eqos_desc),
106 ARCH_DMA_MINALIGN);
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200107
108 flush_dcache_range(start, end);
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200109}
110
Marek Vasutac191252023-03-06 15:53:45 +0100111static void eqos_inval_buffer_tegra186(void *buf, size_t size)
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600112{
113 unsigned long start = (unsigned long)buf & ~(ARCH_DMA_MINALIGN - 1);
114 unsigned long end = ALIGN(start + size, ARCH_DMA_MINALIGN);
115
116 invalidate_dcache_range(start, end);
117}
118
Peng Fan149e80f2022-07-26 16:41:14 +0800119void eqos_inval_buffer_generic(void *buf, size_t size)
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200120{
121 unsigned long start = rounddown((unsigned long)buf, ARCH_DMA_MINALIGN);
122 unsigned long end = roundup((unsigned long)buf + size,
123 ARCH_DMA_MINALIGN);
124
125 invalidate_dcache_range(start, end);
126}
127
128static void eqos_flush_buffer_tegra186(void *buf, size_t size)
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600129{
130 flush_cache((unsigned long)buf, size);
131}
132
Peng Fan149e80f2022-07-26 16:41:14 +0800133void eqos_flush_buffer_generic(void *buf, size_t size)
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200134{
135 unsigned long start = rounddown((unsigned long)buf, ARCH_DMA_MINALIGN);
136 unsigned long end = roundup((unsigned long)buf + size,
137 ARCH_DMA_MINALIGN);
138
139 flush_dcache_range(start, end);
140}
141
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600142static int eqos_mdio_wait_idle(struct eqos_priv *eqos)
143{
Álvaro Fernåndez Rojas48263502018-01-23 17:14:55 +0100144 return wait_for_bit_le32(&eqos->mac_regs->mdio_address,
145 EQOS_MAC_MDIO_ADDRESS_GB, false,
146 1000000, true);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600147}
148
149static int eqos_mdio_read(struct mii_dev *bus, int mdio_addr, int mdio_devad,
150 int mdio_reg)
151{
152 struct eqos_priv *eqos = bus->priv;
153 u32 val;
154 int ret;
155
156 debug("%s(dev=%p, addr=%x, reg=%d):\n", __func__, eqos->dev, mdio_addr,
157 mdio_reg);
158
159 ret = eqos_mdio_wait_idle(eqos);
160 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900161 pr_err("MDIO not idle at entry");
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600162 return ret;
163 }
164
165 val = readl(&eqos->mac_regs->mdio_address);
166 val &= EQOS_MAC_MDIO_ADDRESS_SKAP |
167 EQOS_MAC_MDIO_ADDRESS_C45E;
168 val |= (mdio_addr << EQOS_MAC_MDIO_ADDRESS_PA_SHIFT) |
169 (mdio_reg << EQOS_MAC_MDIO_ADDRESS_RDA_SHIFT) |
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200170 (eqos->config->config_mac_mdio <<
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600171 EQOS_MAC_MDIO_ADDRESS_CR_SHIFT) |
172 (EQOS_MAC_MDIO_ADDRESS_GOC_READ <<
173 EQOS_MAC_MDIO_ADDRESS_GOC_SHIFT) |
174 EQOS_MAC_MDIO_ADDRESS_GB;
175 writel(val, &eqos->mac_regs->mdio_address);
176
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200177 udelay(eqos->config->mdio_wait);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600178
179 ret = eqos_mdio_wait_idle(eqos);
180 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900181 pr_err("MDIO read didn't complete");
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600182 return ret;
183 }
184
185 val = readl(&eqos->mac_regs->mdio_data);
186 val &= EQOS_MAC_MDIO_DATA_GD_MASK;
187
188 debug("%s: val=%x\n", __func__, val);
189
190 return val;
191}
192
193static int eqos_mdio_write(struct mii_dev *bus, int mdio_addr, int mdio_devad,
194 int mdio_reg, u16 mdio_val)
195{
196 struct eqos_priv *eqos = bus->priv;
197 u32 val;
198 int ret;
199
200 debug("%s(dev=%p, addr=%x, reg=%d, val=%x):\n", __func__, eqos->dev,
201 mdio_addr, mdio_reg, mdio_val);
202
203 ret = eqos_mdio_wait_idle(eqos);
204 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900205 pr_err("MDIO not idle at entry");
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600206 return ret;
207 }
208
209 writel(mdio_val, &eqos->mac_regs->mdio_data);
210
211 val = readl(&eqos->mac_regs->mdio_address);
212 val &= EQOS_MAC_MDIO_ADDRESS_SKAP |
213 EQOS_MAC_MDIO_ADDRESS_C45E;
214 val |= (mdio_addr << EQOS_MAC_MDIO_ADDRESS_PA_SHIFT) |
215 (mdio_reg << EQOS_MAC_MDIO_ADDRESS_RDA_SHIFT) |
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200216 (eqos->config->config_mac_mdio <<
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600217 EQOS_MAC_MDIO_ADDRESS_CR_SHIFT) |
218 (EQOS_MAC_MDIO_ADDRESS_GOC_WRITE <<
219 EQOS_MAC_MDIO_ADDRESS_GOC_SHIFT) |
220 EQOS_MAC_MDIO_ADDRESS_GB;
221 writel(val, &eqos->mac_regs->mdio_address);
222
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200223 udelay(eqos->config->mdio_wait);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600224
225 ret = eqos_mdio_wait_idle(eqos);
226 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900227 pr_err("MDIO read didn't complete");
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600228 return ret;
229 }
230
231 return 0;
232}
233
234static int eqos_start_clks_tegra186(struct udevice *dev)
235{
Fugang Duan3a97da12020-05-03 22:41:17 +0800236#ifdef CONFIG_CLK
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600237 struct eqos_priv *eqos = dev_get_priv(dev);
238 int ret;
239
240 debug("%s(dev=%p):\n", __func__, dev);
241
242 ret = clk_enable(&eqos->clk_slave_bus);
243 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900244 pr_err("clk_enable(clk_slave_bus) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600245 goto err;
246 }
247
248 ret = clk_enable(&eqos->clk_master_bus);
249 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900250 pr_err("clk_enable(clk_master_bus) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600251 goto err_disable_clk_slave_bus;
252 }
253
254 ret = clk_enable(&eqos->clk_rx);
255 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900256 pr_err("clk_enable(clk_rx) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600257 goto err_disable_clk_master_bus;
258 }
259
260 ret = clk_enable(&eqos->clk_ptp_ref);
261 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900262 pr_err("clk_enable(clk_ptp_ref) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600263 goto err_disable_clk_rx;
264 }
265
266 ret = clk_set_rate(&eqos->clk_ptp_ref, 125 * 1000 * 1000);
267 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900268 pr_err("clk_set_rate(clk_ptp_ref) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600269 goto err_disable_clk_ptp_ref;
270 }
271
272 ret = clk_enable(&eqos->clk_tx);
273 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900274 pr_err("clk_enable(clk_tx) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600275 goto err_disable_clk_ptp_ref;
276 }
Fugang Duan3a97da12020-05-03 22:41:17 +0800277#endif
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600278
279 debug("%s: OK\n", __func__);
280 return 0;
281
Fugang Duan3a97da12020-05-03 22:41:17 +0800282#ifdef CONFIG_CLK
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600283err_disable_clk_ptp_ref:
284 clk_disable(&eqos->clk_ptp_ref);
285err_disable_clk_rx:
286 clk_disable(&eqos->clk_rx);
287err_disable_clk_master_bus:
288 clk_disable(&eqos->clk_master_bus);
289err_disable_clk_slave_bus:
290 clk_disable(&eqos->clk_slave_bus);
291err:
292 debug("%s: FAILED: %d\n", __func__, ret);
293 return ret;
Fugang Duan3a97da12020-05-03 22:41:17 +0800294#endif
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600295}
296
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200297static int eqos_start_clks_stm32(struct udevice *dev)
298{
Fugang Duan3a97da12020-05-03 22:41:17 +0800299#ifdef CONFIG_CLK
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200300 struct eqos_priv *eqos = dev_get_priv(dev);
301 int ret;
302
303 debug("%s(dev=%p):\n", __func__, dev);
304
305 ret = clk_enable(&eqos->clk_master_bus);
306 if (ret < 0) {
307 pr_err("clk_enable(clk_master_bus) failed: %d", ret);
308 goto err;
309 }
310
311 ret = clk_enable(&eqos->clk_rx);
312 if (ret < 0) {
313 pr_err("clk_enable(clk_rx) failed: %d", ret);
314 goto err_disable_clk_master_bus;
315 }
316
317 ret = clk_enable(&eqos->clk_tx);
318 if (ret < 0) {
319 pr_err("clk_enable(clk_tx) failed: %d", ret);
320 goto err_disable_clk_rx;
321 }
322
Daniil Stas07292f82021-05-23 22:24:48 +0000323 if (clk_valid(&eqos->clk_ck) && !eqos->clk_ck_enabled) {
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200324 ret = clk_enable(&eqos->clk_ck);
325 if (ret < 0) {
326 pr_err("clk_enable(clk_ck) failed: %d", ret);
327 goto err_disable_clk_tx;
328 }
Daniil Stas07292f82021-05-23 22:24:48 +0000329 eqos->clk_ck_enabled = true;
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200330 }
Fugang Duan3a97da12020-05-03 22:41:17 +0800331#endif
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200332
333 debug("%s: OK\n", __func__);
334 return 0;
335
Fugang Duan3a97da12020-05-03 22:41:17 +0800336#ifdef CONFIG_CLK
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200337err_disable_clk_tx:
338 clk_disable(&eqos->clk_tx);
339err_disable_clk_rx:
340 clk_disable(&eqos->clk_rx);
341err_disable_clk_master_bus:
342 clk_disable(&eqos->clk_master_bus);
343err:
344 debug("%s: FAILED: %d\n", __func__, ret);
345 return ret;
Fugang Duan3a97da12020-05-03 22:41:17 +0800346#endif
347}
348
Patrick Delaunayc6a0df22021-07-20 20:09:56 +0200349static int eqos_stop_clks_tegra186(struct udevice *dev)
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600350{
Fugang Duan3a97da12020-05-03 22:41:17 +0800351#ifdef CONFIG_CLK
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600352 struct eqos_priv *eqos = dev_get_priv(dev);
353
354 debug("%s(dev=%p):\n", __func__, dev);
355
356 clk_disable(&eqos->clk_tx);
357 clk_disable(&eqos->clk_ptp_ref);
358 clk_disable(&eqos->clk_rx);
359 clk_disable(&eqos->clk_master_bus);
360 clk_disable(&eqos->clk_slave_bus);
Fugang Duan3a97da12020-05-03 22:41:17 +0800361#endif
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600362
363 debug("%s: OK\n", __func__);
Patrick Delaunayc6a0df22021-07-20 20:09:56 +0200364 return 0;
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600365}
366
Patrick Delaunayc6a0df22021-07-20 20:09:56 +0200367static int eqos_stop_clks_stm32(struct udevice *dev)
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200368{
Fugang Duan3a97da12020-05-03 22:41:17 +0800369#ifdef CONFIG_CLK
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200370 struct eqos_priv *eqos = dev_get_priv(dev);
371
372 debug("%s(dev=%p):\n", __func__, dev);
373
374 clk_disable(&eqos->clk_tx);
375 clk_disable(&eqos->clk_rx);
376 clk_disable(&eqos->clk_master_bus);
Fugang Duan3a97da12020-05-03 22:41:17 +0800377#endif
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200378
379 debug("%s: OK\n", __func__);
Patrick Delaunayc6a0df22021-07-20 20:09:56 +0200380 return 0;
Fugang Duan3a97da12020-05-03 22:41:17 +0800381}
382
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600383static int eqos_start_resets_tegra186(struct udevice *dev)
384{
385 struct eqos_priv *eqos = dev_get_priv(dev);
386 int ret;
387
388 debug("%s(dev=%p):\n", __func__, dev);
389
390 ret = dm_gpio_set_value(&eqos->phy_reset_gpio, 1);
391 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900392 pr_err("dm_gpio_set_value(phy_reset, assert) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600393 return ret;
394 }
395
396 udelay(2);
397
398 ret = dm_gpio_set_value(&eqos->phy_reset_gpio, 0);
399 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900400 pr_err("dm_gpio_set_value(phy_reset, deassert) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600401 return ret;
402 }
403
404 ret = reset_assert(&eqos->reset_ctl);
405 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900406 pr_err("reset_assert() failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600407 return ret;
408 }
409
410 udelay(2);
411
412 ret = reset_deassert(&eqos->reset_ctl);
413 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900414 pr_err("reset_deassert() failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600415 return ret;
416 }
417
418 debug("%s: OK\n", __func__);
419 return 0;
420}
421
422static int eqos_stop_resets_tegra186(struct udevice *dev)
423{
424 struct eqos_priv *eqos = dev_get_priv(dev);
425
426 reset_assert(&eqos->reset_ctl);
427 dm_gpio_set_value(&eqos->phy_reset_gpio, 1);
428
429 return 0;
430}
431
432static int eqos_calibrate_pads_tegra186(struct udevice *dev)
433{
434 struct eqos_priv *eqos = dev_get_priv(dev);
435 int ret;
436
437 debug("%s(dev=%p):\n", __func__, dev);
438
439 setbits_le32(&eqos->tegra186_regs->sdmemcomppadctrl,
440 EQOS_SDMEMCOMPPADCTRL_PAD_E_INPUT_OR_E_PWRD);
441
442 udelay(1);
443
444 setbits_le32(&eqos->tegra186_regs->auto_cal_config,
445 EQOS_AUTO_CAL_CONFIG_START | EQOS_AUTO_CAL_CONFIG_ENABLE);
446
Álvaro Fernåndez Rojas48263502018-01-23 17:14:55 +0100447 ret = wait_for_bit_le32(&eqos->tegra186_regs->auto_cal_status,
448 EQOS_AUTO_CAL_STATUS_ACTIVE, true, 10, false);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600449 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900450 pr_err("calibrate didn't start");
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600451 goto failed;
452 }
453
Álvaro Fernåndez Rojas48263502018-01-23 17:14:55 +0100454 ret = wait_for_bit_le32(&eqos->tegra186_regs->auto_cal_status,
455 EQOS_AUTO_CAL_STATUS_ACTIVE, false, 10, false);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600456 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900457 pr_err("calibrate didn't finish");
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600458 goto failed;
459 }
460
461 ret = 0;
462
463failed:
464 clrbits_le32(&eqos->tegra186_regs->sdmemcomppadctrl,
465 EQOS_SDMEMCOMPPADCTRL_PAD_E_INPUT_OR_E_PWRD);
466
467 debug("%s: returns %d\n", __func__, ret);
468
469 return ret;
470}
471
472static int eqos_disable_calibration_tegra186(struct udevice *dev)
473{
474 struct eqos_priv *eqos = dev_get_priv(dev);
475
476 debug("%s(dev=%p):\n", __func__, dev);
477
478 clrbits_le32(&eqos->tegra186_regs->auto_cal_config,
479 EQOS_AUTO_CAL_CONFIG_ENABLE);
480
481 return 0;
482}
483
484static ulong eqos_get_tick_clk_rate_tegra186(struct udevice *dev)
485{
Fugang Duan3a97da12020-05-03 22:41:17 +0800486#ifdef CONFIG_CLK
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600487 struct eqos_priv *eqos = dev_get_priv(dev);
488
489 return clk_get_rate(&eqos->clk_slave_bus);
Fugang Duan3a97da12020-05-03 22:41:17 +0800490#else
491 return 0;
492#endif
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600493}
494
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200495static ulong eqos_get_tick_clk_rate_stm32(struct udevice *dev)
496{
Fugang Duan3a97da12020-05-03 22:41:17 +0800497#ifdef CONFIG_CLK
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200498 struct eqos_priv *eqos = dev_get_priv(dev);
499
500 return clk_get_rate(&eqos->clk_master_bus);
Fugang Duan3a97da12020-05-03 22:41:17 +0800501#else
502 return 0;
503#endif
504}
505
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600506static int eqos_set_full_duplex(struct udevice *dev)
507{
508 struct eqos_priv *eqos = dev_get_priv(dev);
509
510 debug("%s(dev=%p):\n", __func__, dev);
511
512 setbits_le32(&eqos->mac_regs->configuration, EQOS_MAC_CONFIGURATION_DM);
513
514 return 0;
515}
516
517static int eqos_set_half_duplex(struct udevice *dev)
518{
519 struct eqos_priv *eqos = dev_get_priv(dev);
520
521 debug("%s(dev=%p):\n", __func__, dev);
522
523 clrbits_le32(&eqos->mac_regs->configuration, EQOS_MAC_CONFIGURATION_DM);
524
525 /* WAR: Flush TX queue when switching to half-duplex */
526 setbits_le32(&eqos->mtl_regs->txq0_operation_mode,
527 EQOS_MTL_TXQ0_OPERATION_MODE_FTQ);
528
529 return 0;
530}
531
532static int eqos_set_gmii_speed(struct udevice *dev)
533{
534 struct eqos_priv *eqos = dev_get_priv(dev);
535
536 debug("%s(dev=%p):\n", __func__, dev);
537
538 clrbits_le32(&eqos->mac_regs->configuration,
539 EQOS_MAC_CONFIGURATION_PS | EQOS_MAC_CONFIGURATION_FES);
540
541 return 0;
542}
543
544static int eqos_set_mii_speed_100(struct udevice *dev)
545{
546 struct eqos_priv *eqos = dev_get_priv(dev);
547
548 debug("%s(dev=%p):\n", __func__, dev);
549
550 setbits_le32(&eqos->mac_regs->configuration,
551 EQOS_MAC_CONFIGURATION_PS | EQOS_MAC_CONFIGURATION_FES);
552
553 return 0;
554}
555
556static int eqos_set_mii_speed_10(struct udevice *dev)
557{
558 struct eqos_priv *eqos = dev_get_priv(dev);
559
560 debug("%s(dev=%p):\n", __func__, dev);
561
562 clrsetbits_le32(&eqos->mac_regs->configuration,
563 EQOS_MAC_CONFIGURATION_FES, EQOS_MAC_CONFIGURATION_PS);
564
565 return 0;
566}
567
568static int eqos_set_tx_clk_speed_tegra186(struct udevice *dev)
569{
Fugang Duan3a97da12020-05-03 22:41:17 +0800570#ifdef CONFIG_CLK
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600571 struct eqos_priv *eqos = dev_get_priv(dev);
572 ulong rate;
573 int ret;
574
575 debug("%s(dev=%p):\n", __func__, dev);
576
577 switch (eqos->phy->speed) {
578 case SPEED_1000:
579 rate = 125 * 1000 * 1000;
580 break;
581 case SPEED_100:
582 rate = 25 * 1000 * 1000;
583 break;
584 case SPEED_10:
585 rate = 2.5 * 1000 * 1000;
586 break;
587 default:
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900588 pr_err("invalid speed %d", eqos->phy->speed);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600589 return -EINVAL;
590 }
591
592 ret = clk_set_rate(&eqos->clk_tx, rate);
593 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900594 pr_err("clk_set_rate(tx_clk, %lu) failed: %d", rate, ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600595 return ret;
596 }
Fugang Duan3a97da12020-05-03 22:41:17 +0800597#endif
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600598
599 return 0;
600}
601
602static int eqos_adjust_link(struct udevice *dev)
603{
604 struct eqos_priv *eqos = dev_get_priv(dev);
605 int ret;
606 bool en_calibration;
607
608 debug("%s(dev=%p):\n", __func__, dev);
609
610 if (eqos->phy->duplex)
611 ret = eqos_set_full_duplex(dev);
612 else
613 ret = eqos_set_half_duplex(dev);
614 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900615 pr_err("eqos_set_*_duplex() failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600616 return ret;
617 }
618
619 switch (eqos->phy->speed) {
620 case SPEED_1000:
621 en_calibration = true;
622 ret = eqos_set_gmii_speed(dev);
623 break;
624 case SPEED_100:
625 en_calibration = true;
626 ret = eqos_set_mii_speed_100(dev);
627 break;
628 case SPEED_10:
629 en_calibration = false;
630 ret = eqos_set_mii_speed_10(dev);
631 break;
632 default:
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900633 pr_err("invalid speed %d", eqos->phy->speed);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600634 return -EINVAL;
635 }
636 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900637 pr_err("eqos_set_*mii_speed*() failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600638 return ret;
639 }
640
641 if (en_calibration) {
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200642 ret = eqos->config->ops->eqos_calibrate_pads(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600643 if (ret < 0) {
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200644 pr_err("eqos_calibrate_pads() failed: %d",
645 ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600646 return ret;
647 }
648 } else {
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200649 ret = eqos->config->ops->eqos_disable_calibration(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600650 if (ret < 0) {
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200651 pr_err("eqos_disable_calibration() failed: %d",
652 ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600653 return ret;
654 }
655 }
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200656 ret = eqos->config->ops->eqos_set_tx_clk_speed(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600657 if (ret < 0) {
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200658 pr_err("eqos_set_tx_clk_speed() failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600659 return ret;
660 }
661
662 return 0;
663}
664
665static int eqos_write_hwaddr(struct udevice *dev)
666{
Simon Glassc69cda22020-12-03 16:55:20 -0700667 struct eth_pdata *plat = dev_get_plat(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600668 struct eqos_priv *eqos = dev_get_priv(dev);
669 uint32_t val;
670
671 /*
672 * This function may be called before start() or after stop(). At that
673 * time, on at least some configurations of the EQoS HW, all clocks to
674 * the EQoS HW block will be stopped, and a reset signal applied. If
675 * any register access is attempted in this state, bus timeouts or CPU
676 * hangs may occur. This check prevents that.
677 *
678 * A simple solution to this problem would be to not implement
679 * write_hwaddr(), since start() always writes the MAC address into HW
680 * anyway. However, it is desirable to implement write_hwaddr() to
681 * support the case of SW that runs subsequent to U-Boot which expects
682 * the MAC address to already be programmed into the EQoS registers,
683 * which must happen irrespective of whether the U-Boot user (or
684 * scripts) actually made use of the EQoS device, and hence
685 * irrespective of whether start() was ever called.
686 *
687 * Note that this requirement by subsequent SW is not valid for
688 * Tegra186, and is likely not valid for any non-PCI instantiation of
689 * the EQoS HW block. This function is implemented solely as
690 * future-proofing with the expectation the driver will eventually be
691 * ported to some system where the expectation above is true.
692 */
693 if (!eqos->config->reg_access_always_ok && !eqos->reg_access_ok)
694 return 0;
695
696 /* Update the MAC address */
697 val = (plat->enetaddr[5] << 8) |
698 (plat->enetaddr[4]);
699 writel(val, &eqos->mac_regs->address0_high);
700 val = (plat->enetaddr[3] << 24) |
701 (plat->enetaddr[2] << 16) |
702 (plat->enetaddr[1] << 8) |
703 (plat->enetaddr[0]);
704 writel(val, &eqos->mac_regs->address0_low);
705
706 return 0;
707}
708
Ye Li580fab42020-05-03 22:41:20 +0800709static int eqos_read_rom_hwaddr(struct udevice *dev)
710{
Simon Glassc69cda22020-12-03 16:55:20 -0700711 struct eth_pdata *pdata = dev_get_plat(dev);
Peng Fana6242512022-07-26 16:41:17 +0800712 struct eqos_priv *eqos = dev_get_priv(dev);
713 int ret;
Ye Li580fab42020-05-03 22:41:20 +0800714
Peng Fana6242512022-07-26 16:41:17 +0800715 ret = eqos->config->ops->eqos_get_enetaddr(dev);
716 if (ret < 0)
717 return ret;
718
Ye Li580fab42020-05-03 22:41:20 +0800719 return !is_valid_ethaddr(pdata->enetaddr);
720}
721
Ye Lia6acf952022-07-26 16:41:16 +0800722static int eqos_get_phy_addr(struct eqos_priv *priv, struct udevice *dev)
723{
724 struct ofnode_phandle_args phandle_args;
725 int reg;
726
727 if (dev_read_phandle_with_args(dev, "phy-handle", NULL, 0, 0,
728 &phandle_args)) {
729 debug("Failed to find phy-handle");
730 return -ENODEV;
731 }
732
733 priv->phy_of_node = phandle_args.node;
734
735 reg = ofnode_read_u32_default(phandle_args.node, "reg", 0);
736
737 return reg;
738}
739
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600740static int eqos_start(struct udevice *dev)
741{
742 struct eqos_priv *eqos = dev_get_priv(dev);
743 int ret, i;
744 ulong rate;
745 u32 val, tx_fifo_sz, rx_fifo_sz, tqs, rqs, pbl;
746 ulong last_rx_desc;
Marek Vasut6f1e6682021-01-07 11:12:16 +0100747 ulong desc_pad;
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600748
749 debug("%s(dev=%p):\n", __func__, dev);
750
751 eqos->tx_desc_idx = 0;
752 eqos->rx_desc_idx = 0;
753
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200754 ret = eqos->config->ops->eqos_start_resets(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600755 if (ret < 0) {
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200756 pr_err("eqos_start_resets() failed: %d", ret);
Marek Vasut3fbd17a2021-11-13 03:23:52 +0100757 goto err;
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600758 }
759
760 udelay(10);
761
762 eqos->reg_access_ok = true;
763
Marek Vasuta79de082023-03-06 15:53:46 +0100764 /*
765 * Assert the SWR first, the actually reset the MAC and to latch in
766 * e.g. i.MX8M Plus GPR[1] content, which selects interface mode.
767 */
768 setbits_le32(&eqos->dma_regs->mode, EQOS_DMA_MODE_SWR);
769
Álvaro Fernåndez Rojas48263502018-01-23 17:14:55 +0100770 ret = wait_for_bit_le32(&eqos->dma_regs->mode,
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200771 EQOS_DMA_MODE_SWR, false,
772 eqos->config->swr_wait, false);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600773 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900774 pr_err("EQOS_DMA_MODE_SWR stuck");
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600775 goto err_stop_resets;
776 }
777
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200778 ret = eqos->config->ops->eqos_calibrate_pads(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600779 if (ret < 0) {
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200780 pr_err("eqos_calibrate_pads() failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600781 goto err_stop_resets;
782 }
783
Sumit Garg9d53f332023-02-01 19:28:53 +0530784 if (eqos->config->ops->eqos_get_tick_clk_rate) {
785 rate = eqos->config->ops->eqos_get_tick_clk_rate(dev);
786
787 val = (rate / 1000000) - 1;
788 writel(val, &eqos->mac_regs->us_tic_counter);
789 }
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600790
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200791 /*
792 * if PHY was already connected and configured,
793 * don't need to reconnect/reconfigure again
794 */
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600795 if (!eqos->phy) {
Ye Li6a895d02020-05-03 22:41:15 +0800796 int addr = -1;
Ye Lia6acf952022-07-26 16:41:16 +0800797 addr = eqos_get_phy_addr(eqos, dev);
Ye Li6a895d02020-05-03 22:41:15 +0800798 eqos->phy = phy_connect(eqos->mii, addr, dev,
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200799 eqos->config->interface(dev));
800 if (!eqos->phy) {
801 pr_err("phy_connect() failed");
802 goto err_stop_resets;
803 }
Patrick Delaunay4f60a512020-03-18 10:50:16 +0100804
805 if (eqos->max_speed) {
806 ret = phy_set_supported(eqos->phy, eqos->max_speed);
807 if (ret) {
808 pr_err("phy_set_supported() failed: %d", ret);
809 goto err_shutdown_phy;
810 }
811 }
812
Ye Lia6acf952022-07-26 16:41:16 +0800813 eqos->phy->node = eqos->phy_of_node;
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200814 ret = phy_config(eqos->phy);
815 if (ret < 0) {
816 pr_err("phy_config() failed: %d", ret);
817 goto err_shutdown_phy;
818 }
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600819 }
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200820
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600821 ret = phy_startup(eqos->phy);
822 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900823 pr_err("phy_startup() failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600824 goto err_shutdown_phy;
825 }
826
827 if (!eqos->phy->link) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900828 pr_err("No link");
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600829 goto err_shutdown_phy;
830 }
831
832 ret = eqos_adjust_link(dev);
833 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900834 pr_err("eqos_adjust_link() failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600835 goto err_shutdown_phy;
836 }
837
838 /* Configure MTL */
839
840 /* Enable Store and Forward mode for TX */
841 /* Program Tx operating mode */
842 setbits_le32(&eqos->mtl_regs->txq0_operation_mode,
843 EQOS_MTL_TXQ0_OPERATION_MODE_TSF |
844 (EQOS_MTL_TXQ0_OPERATION_MODE_TXQEN_ENABLED <<
845 EQOS_MTL_TXQ0_OPERATION_MODE_TXQEN_SHIFT));
846
847 /* Transmit Queue weight */
848 writel(0x10, &eqos->mtl_regs->txq0_quantum_weight);
849
850 /* Enable Store and Forward mode for RX, since no jumbo frame */
851 setbits_le32(&eqos->mtl_regs->rxq0_operation_mode,
Daniil Stasf024e0b2021-05-30 13:34:09 +0000852 EQOS_MTL_RXQ0_OPERATION_MODE_RSF);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600853
854 /* Transmit/Receive queue fifo size; use all RAM for 1 queue */
855 val = readl(&eqos->mac_regs->hw_feature1);
856 tx_fifo_sz = (val >> EQOS_MAC_HW_FEATURE1_TXFIFOSIZE_SHIFT) &
857 EQOS_MAC_HW_FEATURE1_TXFIFOSIZE_MASK;
858 rx_fifo_sz = (val >> EQOS_MAC_HW_FEATURE1_RXFIFOSIZE_SHIFT) &
859 EQOS_MAC_HW_FEATURE1_RXFIFOSIZE_MASK;
860
Sumit Garga962b7c2023-02-01 19:28:54 +0530861 /* r/tx_fifo_sz is encoded as log2(n / 128). Undo that by shifting */
862 tx_fifo_sz = 128 << tx_fifo_sz;
863 rx_fifo_sz = 128 << rx_fifo_sz;
864
865 /* Allow platform to override TX/RX fifo size */
866 if (eqos->tx_fifo_sz)
867 tx_fifo_sz = eqos->tx_fifo_sz;
868 if (eqos->rx_fifo_sz)
869 rx_fifo_sz = eqos->rx_fifo_sz;
870
871 /* r/tqs is encoded as (n / 256) - 1 */
872 tqs = tx_fifo_sz / 256 - 1;
873 rqs = rx_fifo_sz / 256 - 1;
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600874
875 clrsetbits_le32(&eqos->mtl_regs->txq0_operation_mode,
876 EQOS_MTL_TXQ0_OPERATION_MODE_TQS_MASK <<
877 EQOS_MTL_TXQ0_OPERATION_MODE_TQS_SHIFT,
878 tqs << EQOS_MTL_TXQ0_OPERATION_MODE_TQS_SHIFT);
879 clrsetbits_le32(&eqos->mtl_regs->rxq0_operation_mode,
880 EQOS_MTL_RXQ0_OPERATION_MODE_RQS_MASK <<
881 EQOS_MTL_RXQ0_OPERATION_MODE_RQS_SHIFT,
882 rqs << EQOS_MTL_RXQ0_OPERATION_MODE_RQS_SHIFT);
883
884 /* Flow control used only if each channel gets 4KB or more FIFO */
885 if (rqs >= ((4096 / 256) - 1)) {
886 u32 rfd, rfa;
887
888 setbits_le32(&eqos->mtl_regs->rxq0_operation_mode,
889 EQOS_MTL_RXQ0_OPERATION_MODE_EHFC);
890
891 /*
892 * Set Threshold for Activating Flow Contol space for min 2
893 * frames ie, (1500 * 1) = 1500 bytes.
894 *
895 * Set Threshold for Deactivating Flow Contol for space of
896 * min 1 frame (frame size 1500bytes) in receive fifo
897 */
898 if (rqs == ((4096 / 256) - 1)) {
899 /*
900 * This violates the above formula because of FIFO size
901 * limit therefore overflow may occur inspite of this.
902 */
903 rfd = 0x3; /* Full-3K */
904 rfa = 0x1; /* Full-1.5K */
905 } else if (rqs == ((8192 / 256) - 1)) {
906 rfd = 0x6; /* Full-4K */
907 rfa = 0xa; /* Full-6K */
908 } else if (rqs == ((16384 / 256) - 1)) {
909 rfd = 0x6; /* Full-4K */
910 rfa = 0x12; /* Full-10K */
911 } else {
912 rfd = 0x6; /* Full-4K */
913 rfa = 0x1E; /* Full-16K */
914 }
915
916 clrsetbits_le32(&eqos->mtl_regs->rxq0_operation_mode,
917 (EQOS_MTL_RXQ0_OPERATION_MODE_RFD_MASK <<
918 EQOS_MTL_RXQ0_OPERATION_MODE_RFD_SHIFT) |
919 (EQOS_MTL_RXQ0_OPERATION_MODE_RFA_MASK <<
920 EQOS_MTL_RXQ0_OPERATION_MODE_RFA_SHIFT),
921 (rfd <<
922 EQOS_MTL_RXQ0_OPERATION_MODE_RFD_SHIFT) |
923 (rfa <<
924 EQOS_MTL_RXQ0_OPERATION_MODE_RFA_SHIFT));
925 }
926
927 /* Configure MAC */
928
929 clrsetbits_le32(&eqos->mac_regs->rxq_ctrl0,
930 EQOS_MAC_RXQ_CTRL0_RXQ0EN_MASK <<
931 EQOS_MAC_RXQ_CTRL0_RXQ0EN_SHIFT,
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200932 eqos->config->config_mac <<
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600933 EQOS_MAC_RXQ_CTRL0_RXQ0EN_SHIFT);
934
Fugang Duan3a97da12020-05-03 22:41:17 +0800935 /* Multicast and Broadcast Queue Enable */
936 setbits_le32(&eqos->mac_regs->unused_0a4,
937 0x00100000);
938 /* enable promise mode */
939 setbits_le32(&eqos->mac_regs->unused_004[1],
940 0x1);
941
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600942 /* Set TX flow control parameters */
943 /* Set Pause Time */
944 setbits_le32(&eqos->mac_regs->q0_tx_flow_ctrl,
945 0xffff << EQOS_MAC_Q0_TX_FLOW_CTRL_PT_SHIFT);
946 /* Assign priority for TX flow control */
947 clrbits_le32(&eqos->mac_regs->txq_prty_map0,
948 EQOS_MAC_TXQ_PRTY_MAP0_PSTQ0_MASK <<
949 EQOS_MAC_TXQ_PRTY_MAP0_PSTQ0_SHIFT);
950 /* Assign priority for RX flow control */
951 clrbits_le32(&eqos->mac_regs->rxq_ctrl2,
952 EQOS_MAC_RXQ_CTRL2_PSRQ0_MASK <<
953 EQOS_MAC_RXQ_CTRL2_PSRQ0_SHIFT);
954 /* Enable flow control */
955 setbits_le32(&eqos->mac_regs->q0_tx_flow_ctrl,
956 EQOS_MAC_Q0_TX_FLOW_CTRL_TFE);
957 setbits_le32(&eqos->mac_regs->rx_flow_ctrl,
958 EQOS_MAC_RX_FLOW_CTRL_RFE);
959
960 clrsetbits_le32(&eqos->mac_regs->configuration,
961 EQOS_MAC_CONFIGURATION_GPSLCE |
962 EQOS_MAC_CONFIGURATION_WD |
963 EQOS_MAC_CONFIGURATION_JD |
964 EQOS_MAC_CONFIGURATION_JE,
965 EQOS_MAC_CONFIGURATION_CST |
966 EQOS_MAC_CONFIGURATION_ACS);
967
968 eqos_write_hwaddr(dev);
969
970 /* Configure DMA */
971
972 /* Enable OSP mode */
973 setbits_le32(&eqos->dma_regs->ch0_tx_control,
974 EQOS_DMA_CH0_TX_CONTROL_OSP);
975
976 /* RX buffer size. Must be a multiple of bus width */
977 clrsetbits_le32(&eqos->dma_regs->ch0_rx_control,
978 EQOS_DMA_CH0_RX_CONTROL_RBSZ_MASK <<
979 EQOS_DMA_CH0_RX_CONTROL_RBSZ_SHIFT,
980 EQOS_MAX_PACKET_SIZE <<
981 EQOS_DMA_CH0_RX_CONTROL_RBSZ_SHIFT);
982
Marek Vasut6f1e6682021-01-07 11:12:16 +0100983 desc_pad = (eqos->desc_size - sizeof(struct eqos_desc)) /
984 eqos->config->axi_bus_width;
985
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600986 setbits_le32(&eqos->dma_regs->ch0_control,
Marek Vasut6f1e6682021-01-07 11:12:16 +0100987 EQOS_DMA_CH0_CONTROL_PBLX8 |
988 (desc_pad << EQOS_DMA_CH0_CONTROL_DSL_SHIFT));
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600989
990 /*
991 * Burst length must be < 1/2 FIFO size.
992 * FIFO size in tqs is encoded as (n / 256) - 1.
993 * Each burst is n * 8 (PBLX8) * 16 (AXI width) == 128 bytes.
994 * Half of n * 256 is n * 128, so pbl == tqs, modulo the -1.
995 */
996 pbl = tqs + 1;
997 if (pbl > 32)
998 pbl = 32;
999 clrsetbits_le32(&eqos->dma_regs->ch0_tx_control,
1000 EQOS_DMA_CH0_TX_CONTROL_TXPBL_MASK <<
1001 EQOS_DMA_CH0_TX_CONTROL_TXPBL_SHIFT,
1002 pbl << EQOS_DMA_CH0_TX_CONTROL_TXPBL_SHIFT);
1003
1004 clrsetbits_le32(&eqos->dma_regs->ch0_rx_control,
1005 EQOS_DMA_CH0_RX_CONTROL_RXPBL_MASK <<
1006 EQOS_DMA_CH0_RX_CONTROL_RXPBL_SHIFT,
1007 8 << EQOS_DMA_CH0_RX_CONTROL_RXPBL_SHIFT);
1008
1009 /* DMA performance configuration */
1010 val = (2 << EQOS_DMA_SYSBUS_MODE_RD_OSR_LMT_SHIFT) |
1011 EQOS_DMA_SYSBUS_MODE_EAME | EQOS_DMA_SYSBUS_MODE_BLEN16 |
1012 EQOS_DMA_SYSBUS_MODE_BLEN8 | EQOS_DMA_SYSBUS_MODE_BLEN4;
1013 writel(val, &eqos->dma_regs->sysbus_mode);
1014
1015 /* Set up descriptors */
1016
Marek Vasutf94d0082022-10-09 17:51:45 +02001017 memset(eqos->tx_descs, 0, eqos->desc_size * EQOS_DESCRIPTORS_TX);
1018 memset(eqos->rx_descs, 0, eqos->desc_size * EQOS_DESCRIPTORS_RX);
Marek Vasut6f1e6682021-01-07 11:12:16 +01001019
1020 for (i = 0; i < EQOS_DESCRIPTORS_TX; i++) {
1021 struct eqos_desc *tx_desc = eqos_get_desc(eqos, i, false);
1022 eqos->config->ops->eqos_flush_desc(tx_desc);
1023 }
1024
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001025 for (i = 0; i < EQOS_DESCRIPTORS_RX; i++) {
Marek Vasut6f1e6682021-01-07 11:12:16 +01001026 struct eqos_desc *rx_desc = eqos_get_desc(eqos, i, true);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001027 rx_desc->des0 = (u32)(ulong)(eqos->rx_dma_buf +
1028 (i * EQOS_MAX_PACKET_SIZE));
Marek Vasut4332d802020-03-23 02:02:57 +01001029 rx_desc->des3 = EQOS_DESC3_OWN | EQOS_DESC3_BUF1V;
Fugang Duan3a97da12020-05-03 22:41:17 +08001030 mb();
Marek Vasutdd90c2e2020-03-23 02:09:01 +01001031 eqos->config->ops->eqos_flush_desc(rx_desc);
Fugang Duan3a97da12020-05-03 22:41:17 +08001032 eqos->config->ops->eqos_inval_buffer(eqos->rx_dma_buf +
1033 (i * EQOS_MAX_PACKET_SIZE),
1034 EQOS_MAX_PACKET_SIZE);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001035 }
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001036
1037 writel(0, &eqos->dma_regs->ch0_txdesc_list_haddress);
Marek Vasut6f1e6682021-01-07 11:12:16 +01001038 writel((ulong)eqos_get_desc(eqos, 0, false),
1039 &eqos->dma_regs->ch0_txdesc_list_address);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001040 writel(EQOS_DESCRIPTORS_TX - 1,
1041 &eqos->dma_regs->ch0_txdesc_ring_length);
1042
1043 writel(0, &eqos->dma_regs->ch0_rxdesc_list_haddress);
Marek Vasut6f1e6682021-01-07 11:12:16 +01001044 writel((ulong)eqos_get_desc(eqos, 0, true),
1045 &eqos->dma_regs->ch0_rxdesc_list_address);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001046 writel(EQOS_DESCRIPTORS_RX - 1,
1047 &eqos->dma_regs->ch0_rxdesc_ring_length);
1048
1049 /* Enable everything */
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001050 setbits_le32(&eqos->dma_regs->ch0_tx_control,
1051 EQOS_DMA_CH0_TX_CONTROL_ST);
1052 setbits_le32(&eqos->dma_regs->ch0_rx_control,
1053 EQOS_DMA_CH0_RX_CONTROL_SR);
Fugang Duan3a97da12020-05-03 22:41:17 +08001054 setbits_le32(&eqos->mac_regs->configuration,
1055 EQOS_MAC_CONFIGURATION_TE | EQOS_MAC_CONFIGURATION_RE);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001056
1057 /* TX tail pointer not written until we need to TX a packet */
1058 /*
1059 * Point RX tail pointer at last descriptor. Ideally, we'd point at the
1060 * first descriptor, implying all descriptors were available. However,
1061 * that's not distinguishable from none of the descriptors being
1062 * available.
1063 */
Marek Vasut6f1e6682021-01-07 11:12:16 +01001064 last_rx_desc = (ulong)eqos_get_desc(eqos, EQOS_DESCRIPTORS_RX - 1, true);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001065 writel(last_rx_desc, &eqos->dma_regs->ch0_rxdesc_tail_pointer);
1066
1067 eqos->started = true;
1068
1069 debug("%s: OK\n", __func__);
1070 return 0;
1071
1072err_shutdown_phy:
1073 phy_shutdown(eqos->phy);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001074err_stop_resets:
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001075 eqos->config->ops->eqos_stop_resets(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001076err:
Masahiro Yamada9b643e32017-09-16 14:10:41 +09001077 pr_err("FAILED: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001078 return ret;
1079}
1080
Patrick Delaunay50d86e52019-08-01 11:29:02 +02001081static void eqos_stop(struct udevice *dev)
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001082{
1083 struct eqos_priv *eqos = dev_get_priv(dev);
1084 int i;
1085
1086 debug("%s(dev=%p):\n", __func__, dev);
1087
1088 if (!eqos->started)
1089 return;
1090 eqos->started = false;
1091 eqos->reg_access_ok = false;
1092
1093 /* Disable TX DMA */
1094 clrbits_le32(&eqos->dma_regs->ch0_tx_control,
1095 EQOS_DMA_CH0_TX_CONTROL_ST);
1096
1097 /* Wait for TX all packets to drain out of MTL */
1098 for (i = 0; i < 1000000; i++) {
1099 u32 val = readl(&eqos->mtl_regs->txq0_debug);
1100 u32 trcsts = (val >> EQOS_MTL_TXQ0_DEBUG_TRCSTS_SHIFT) &
1101 EQOS_MTL_TXQ0_DEBUG_TRCSTS_MASK;
1102 u32 txqsts = val & EQOS_MTL_TXQ0_DEBUG_TXQSTS;
1103 if ((trcsts != 1) && (!txqsts))
1104 break;
1105 }
1106
1107 /* Turn off MAC TX and RX */
1108 clrbits_le32(&eqos->mac_regs->configuration,
1109 EQOS_MAC_CONFIGURATION_TE | EQOS_MAC_CONFIGURATION_RE);
1110
1111 /* Wait for all RX packets to drain out of MTL */
1112 for (i = 0; i < 1000000; i++) {
1113 u32 val = readl(&eqos->mtl_regs->rxq0_debug);
1114 u32 prxq = (val >> EQOS_MTL_RXQ0_DEBUG_PRXQ_SHIFT) &
1115 EQOS_MTL_RXQ0_DEBUG_PRXQ_MASK;
1116 u32 rxqsts = (val >> EQOS_MTL_RXQ0_DEBUG_RXQSTS_SHIFT) &
1117 EQOS_MTL_RXQ0_DEBUG_RXQSTS_MASK;
1118 if ((!prxq) && (!rxqsts))
1119 break;
1120 }
1121
1122 /* Turn off RX DMA */
1123 clrbits_le32(&eqos->dma_regs->ch0_rx_control,
1124 EQOS_DMA_CH0_RX_CONTROL_SR);
1125
1126 if (eqos->phy) {
1127 phy_shutdown(eqos->phy);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001128 }
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001129 eqos->config->ops->eqos_stop_resets(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001130
1131 debug("%s: OK\n", __func__);
1132}
1133
Patrick Delaunay50d86e52019-08-01 11:29:02 +02001134static int eqos_send(struct udevice *dev, void *packet, int length)
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001135{
1136 struct eqos_priv *eqos = dev_get_priv(dev);
1137 struct eqos_desc *tx_desc;
1138 int i;
1139
1140 debug("%s(dev=%p, packet=%p, length=%d):\n", __func__, dev, packet,
1141 length);
1142
1143 memcpy(eqos->tx_dma_buf, packet, length);
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001144 eqos->config->ops->eqos_flush_buffer(eqos->tx_dma_buf, length);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001145
Marek Vasut6f1e6682021-01-07 11:12:16 +01001146 tx_desc = eqos_get_desc(eqos, eqos->tx_desc_idx, false);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001147 eqos->tx_desc_idx++;
1148 eqos->tx_desc_idx %= EQOS_DESCRIPTORS_TX;
1149
1150 tx_desc->des0 = (ulong)eqos->tx_dma_buf;
1151 tx_desc->des1 = 0;
1152 tx_desc->des2 = length;
1153 /*
1154 * Make sure that if HW sees the _OWN write below, it will see all the
1155 * writes to the rest of the descriptor too.
1156 */
1157 mb();
1158 tx_desc->des3 = EQOS_DESC3_OWN | EQOS_DESC3_FD | EQOS_DESC3_LD | length;
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001159 eqos->config->ops->eqos_flush_desc(tx_desc);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001160
Marek Vasut6f1e6682021-01-07 11:12:16 +01001161 writel((ulong)eqos_get_desc(eqos, eqos->tx_desc_idx, false),
Marek Vasut83858d82020-03-23 02:03:50 +01001162 &eqos->dma_regs->ch0_txdesc_tail_pointer);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001163
1164 for (i = 0; i < 1000000; i++) {
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001165 eqos->config->ops->eqos_inval_desc(tx_desc);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001166 if (!(readl(&tx_desc->des3) & EQOS_DESC3_OWN))
1167 return 0;
1168 udelay(1);
1169 }
1170
1171 debug("%s: TX timeout\n", __func__);
1172
1173 return -ETIMEDOUT;
1174}
1175
Patrick Delaunay50d86e52019-08-01 11:29:02 +02001176static int eqos_recv(struct udevice *dev, int flags, uchar **packetp)
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001177{
1178 struct eqos_priv *eqos = dev_get_priv(dev);
1179 struct eqos_desc *rx_desc;
1180 int length;
1181
1182 debug("%s(dev=%p, flags=%x):\n", __func__, dev, flags);
1183
Marek Vasut6f1e6682021-01-07 11:12:16 +01001184 rx_desc = eqos_get_desc(eqos, eqos->rx_desc_idx, true);
Marek Vasut738ee272020-03-23 02:09:21 +01001185 eqos->config->ops->eqos_inval_desc(rx_desc);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001186 if (rx_desc->des3 & EQOS_DESC3_OWN) {
1187 debug("%s: RX packet not available\n", __func__);
1188 return -EAGAIN;
1189 }
1190
1191 *packetp = eqos->rx_dma_buf +
1192 (eqos->rx_desc_idx * EQOS_MAX_PACKET_SIZE);
1193 length = rx_desc->des3 & 0x7fff;
1194 debug("%s: *packetp=%p, length=%d\n", __func__, *packetp, length);
1195
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001196 eqos->config->ops->eqos_inval_buffer(*packetp, length);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001197
1198 return length;
1199}
1200
Patrick Delaunay50d86e52019-08-01 11:29:02 +02001201static int eqos_free_pkt(struct udevice *dev, uchar *packet, int length)
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001202{
1203 struct eqos_priv *eqos = dev_get_priv(dev);
Marek Vasute9d3fc72022-10-09 17:51:46 +02001204 u32 idx, idx_mask = eqos->desc_per_cacheline - 1;
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001205 uchar *packet_expected;
1206 struct eqos_desc *rx_desc;
1207
1208 debug("%s(packet=%p, length=%d)\n", __func__, packet, length);
1209
1210 packet_expected = eqos->rx_dma_buf +
1211 (eqos->rx_desc_idx * EQOS_MAX_PACKET_SIZE);
1212 if (packet != packet_expected) {
1213 debug("%s: Unexpected packet (expected %p)\n", __func__,
1214 packet_expected);
1215 return -EINVAL;
1216 }
1217
Fugang Duan3a97da12020-05-03 22:41:17 +08001218 eqos->config->ops->eqos_inval_buffer(packet, length);
1219
Marek Vasute9d3fc72022-10-09 17:51:46 +02001220 if ((eqos->rx_desc_idx & idx_mask) == idx_mask) {
1221 for (idx = eqos->rx_desc_idx - idx_mask;
1222 idx <= eqos->rx_desc_idx;
1223 idx++) {
1224 rx_desc = eqos_get_desc(eqos, idx, true);
1225 rx_desc->des0 = 0;
1226 mb();
1227 eqos->config->ops->eqos_flush_desc(rx_desc);
1228 eqos->config->ops->eqos_inval_buffer(packet, length);
1229 rx_desc->des0 = (u32)(ulong)(eqos->rx_dma_buf +
1230 (idx * EQOS_MAX_PACKET_SIZE));
1231 rx_desc->des1 = 0;
1232 rx_desc->des2 = 0;
1233 /*
1234 * Make sure that if HW sees the _OWN write below,
1235 * it will see all the writes to the rest of the
1236 * descriptor too.
1237 */
1238 mb();
1239 rx_desc->des3 = EQOS_DESC3_OWN | EQOS_DESC3_BUF1V;
1240 eqos->config->ops->eqos_flush_desc(rx_desc);
1241 }
1242 writel((ulong)rx_desc, &eqos->dma_regs->ch0_rxdesc_tail_pointer);
1243 }
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001244
1245 eqos->rx_desc_idx++;
1246 eqos->rx_desc_idx %= EQOS_DESCRIPTORS_RX;
1247
1248 return 0;
1249}
1250
1251static int eqos_probe_resources_core(struct udevice *dev)
1252{
1253 struct eqos_priv *eqos = dev_get_priv(dev);
Marek Vasute9d3fc72022-10-09 17:51:46 +02001254 unsigned int desc_step;
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001255 int ret;
1256
1257 debug("%s(dev=%p):\n", __func__, dev);
1258
Marek Vasute9d3fc72022-10-09 17:51:46 +02001259 /* Maximum distance between neighboring descriptors, in Bytes. */
1260 desc_step = sizeof(struct eqos_desc) +
1261 EQOS_DMA_CH0_CONTROL_DSL_MASK * eqos->config->axi_bus_width;
1262 if (desc_step < ARCH_DMA_MINALIGN) {
1263 /*
1264 * The EQoS hardware implementation cannot place one descriptor
1265 * per cacheline, it is necessary to place multiple descriptors
1266 * per cacheline in memory and do cache management carefully.
1267 */
1268 eqos->desc_size = BIT(fls(desc_step) - 1);
1269 } else {
1270 eqos->desc_size = ALIGN(sizeof(struct eqos_desc),
1271 (unsigned int)ARCH_DMA_MINALIGN);
1272 }
1273 eqos->desc_per_cacheline = ARCH_DMA_MINALIGN / eqos->desc_size;
Marek Vasutf94d0082022-10-09 17:51:45 +02001274
1275 eqos->tx_descs = eqos_alloc_descs(eqos, EQOS_DESCRIPTORS_TX);
1276 if (!eqos->tx_descs) {
1277 debug("%s: eqos_alloc_descs(tx) failed\n", __func__);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001278 ret = -ENOMEM;
1279 goto err;
1280 }
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001281
Marek Vasutf94d0082022-10-09 17:51:45 +02001282 eqos->rx_descs = eqos_alloc_descs(eqos, EQOS_DESCRIPTORS_RX);
1283 if (!eqos->rx_descs) {
1284 debug("%s: eqos_alloc_descs(rx) failed\n", __func__);
1285 ret = -ENOMEM;
1286 goto err_free_tx_descs;
1287 }
1288
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001289 eqos->tx_dma_buf = memalign(EQOS_BUFFER_ALIGN, EQOS_MAX_PACKET_SIZE);
1290 if (!eqos->tx_dma_buf) {
1291 debug("%s: memalign(tx_dma_buf) failed\n", __func__);
1292 ret = -ENOMEM;
1293 goto err_free_descs;
1294 }
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001295 debug("%s: tx_dma_buf=%p\n", __func__, eqos->tx_dma_buf);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001296
1297 eqos->rx_dma_buf = memalign(EQOS_BUFFER_ALIGN, EQOS_RX_BUFFER_SIZE);
1298 if (!eqos->rx_dma_buf) {
1299 debug("%s: memalign(rx_dma_buf) failed\n", __func__);
1300 ret = -ENOMEM;
1301 goto err_free_tx_dma_buf;
1302 }
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001303 debug("%s: rx_dma_buf=%p\n", __func__, eqos->rx_dma_buf);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001304
1305 eqos->rx_pkt = malloc(EQOS_MAX_PACKET_SIZE);
1306 if (!eqos->rx_pkt) {
1307 debug("%s: malloc(rx_pkt) failed\n", __func__);
1308 ret = -ENOMEM;
1309 goto err_free_rx_dma_buf;
1310 }
1311 debug("%s: rx_pkt=%p\n", __func__, eqos->rx_pkt);
1312
Marek Vasuta83ca0c2020-03-23 02:09:55 +01001313 eqos->config->ops->eqos_inval_buffer(eqos->rx_dma_buf,
1314 EQOS_MAX_PACKET_SIZE * EQOS_DESCRIPTORS_RX);
1315
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001316 debug("%s: OK\n", __func__);
1317 return 0;
1318
1319err_free_rx_dma_buf:
1320 free(eqos->rx_dma_buf);
1321err_free_tx_dma_buf:
1322 free(eqos->tx_dma_buf);
1323err_free_descs:
Marek Vasutf94d0082022-10-09 17:51:45 +02001324 eqos_free_descs(eqos->rx_descs);
1325err_free_tx_descs:
1326 eqos_free_descs(eqos->tx_descs);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001327err:
1328
1329 debug("%s: returns %d\n", __func__, ret);
1330 return ret;
1331}
1332
1333static int eqos_remove_resources_core(struct udevice *dev)
1334{
1335 struct eqos_priv *eqos = dev_get_priv(dev);
1336
1337 debug("%s(dev=%p):\n", __func__, dev);
1338
1339 free(eqos->rx_pkt);
1340 free(eqos->rx_dma_buf);
1341 free(eqos->tx_dma_buf);
Marek Vasutf94d0082022-10-09 17:51:45 +02001342 eqos_free_descs(eqos->rx_descs);
1343 eqos_free_descs(eqos->tx_descs);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001344
1345 debug("%s: OK\n", __func__);
1346 return 0;
1347}
1348
1349static int eqos_probe_resources_tegra186(struct udevice *dev)
1350{
1351 struct eqos_priv *eqos = dev_get_priv(dev);
1352 int ret;
1353
1354 debug("%s(dev=%p):\n", __func__, dev);
1355
1356 ret = reset_get_by_name(dev, "eqos", &eqos->reset_ctl);
1357 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +09001358 pr_err("reset_get_by_name(rst) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001359 return ret;
1360 }
1361
1362 ret = gpio_request_by_name(dev, "phy-reset-gpios", 0,
1363 &eqos->phy_reset_gpio,
1364 GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
1365 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +09001366 pr_err("gpio_request_by_name(phy reset) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001367 goto err_free_reset_eqos;
1368 }
1369
1370 ret = clk_get_by_name(dev, "slave_bus", &eqos->clk_slave_bus);
1371 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +09001372 pr_err("clk_get_by_name(slave_bus) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001373 goto err_free_gpio_phy_reset;
1374 }
1375
1376 ret = clk_get_by_name(dev, "master_bus", &eqos->clk_master_bus);
1377 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +09001378 pr_err("clk_get_by_name(master_bus) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001379 goto err_free_clk_slave_bus;
1380 }
1381
1382 ret = clk_get_by_name(dev, "rx", &eqos->clk_rx);
1383 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +09001384 pr_err("clk_get_by_name(rx) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001385 goto err_free_clk_master_bus;
1386 }
1387
1388 ret = clk_get_by_name(dev, "ptp_ref", &eqos->clk_ptp_ref);
1389 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +09001390 pr_err("clk_get_by_name(ptp_ref) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001391 goto err_free_clk_rx;
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001392 }
1393
1394 ret = clk_get_by_name(dev, "tx", &eqos->clk_tx);
1395 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +09001396 pr_err("clk_get_by_name(tx) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001397 goto err_free_clk_ptp_ref;
1398 }
1399
1400 debug("%s: OK\n", __func__);
1401 return 0;
1402
1403err_free_clk_ptp_ref:
1404 clk_free(&eqos->clk_ptp_ref);
1405err_free_clk_rx:
1406 clk_free(&eqos->clk_rx);
1407err_free_clk_master_bus:
1408 clk_free(&eqos->clk_master_bus);
1409err_free_clk_slave_bus:
1410 clk_free(&eqos->clk_slave_bus);
1411err_free_gpio_phy_reset:
1412 dm_gpio_free(dev, &eqos->phy_reset_gpio);
1413err_free_reset_eqos:
1414 reset_free(&eqos->reset_ctl);
1415
1416 debug("%s: returns %d\n", __func__, ret);
1417 return ret;
1418}
1419
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001420static int eqos_probe_resources_stm32(struct udevice *dev)
1421{
1422 struct eqos_priv *eqos = dev_get_priv(dev);
1423 int ret;
1424 phy_interface_t interface;
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001425
1426 debug("%s(dev=%p):\n", __func__, dev);
1427
1428 interface = eqos->config->interface(dev);
1429
Marek BehĂșnffb0f6f2022-04-07 00:33:03 +02001430 if (interface == PHY_INTERFACE_MODE_NA) {
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001431 pr_err("Invalid PHY interface\n");
1432 return -EINVAL;
1433 }
1434
Patrick Delaunay53e3d522019-08-01 11:29:03 +02001435 ret = board_interface_eth_init(dev, interface);
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001436 if (ret)
1437 return -EINVAL;
1438
1439 ret = clk_get_by_name(dev, "stmmaceth", &eqos->clk_master_bus);
1440 if (ret) {
1441 pr_err("clk_get_by_name(master_bus) failed: %d", ret);
1442 goto err_probe;
1443 }
1444
1445 ret = clk_get_by_name(dev, "mac-clk-rx", &eqos->clk_rx);
1446 if (ret) {
1447 pr_err("clk_get_by_name(rx) failed: %d", ret);
1448 goto err_free_clk_master_bus;
1449 }
1450
1451 ret = clk_get_by_name(dev, "mac-clk-tx", &eqos->clk_tx);
1452 if (ret) {
1453 pr_err("clk_get_by_name(tx) failed: %d", ret);
1454 goto err_free_clk_rx;
1455 }
1456
1457 /* Get ETH_CLK clocks (optional) */
1458 ret = clk_get_by_name(dev, "eth-ck", &eqos->clk_ck);
1459 if (ret)
1460 pr_warn("No phy clock provided %d", ret);
1461
1462 debug("%s: OK\n", __func__);
1463 return 0;
1464
1465err_free_clk_rx:
1466 clk_free(&eqos->clk_rx);
1467err_free_clk_master_bus:
1468 clk_free(&eqos->clk_master_bus);
1469err_probe:
1470
1471 debug("%s: returns %d\n", __func__, ret);
1472 return ret;
1473}
1474
Marek BehĂșn123ca112022-04-07 00:33:01 +02001475static phy_interface_t eqos_get_interface_tegra186(const struct udevice *dev)
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001476{
1477 return PHY_INTERFACE_MODE_MII;
1478}
1479
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001480static int eqos_remove_resources_tegra186(struct udevice *dev)
1481{
1482 struct eqos_priv *eqos = dev_get_priv(dev);
1483
1484 debug("%s(dev=%p):\n", __func__, dev);
1485
Fugang Duan3a97da12020-05-03 22:41:17 +08001486#ifdef CONFIG_CLK
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001487 clk_free(&eqos->clk_tx);
1488 clk_free(&eqos->clk_ptp_ref);
1489 clk_free(&eqos->clk_rx);
1490 clk_free(&eqos->clk_slave_bus);
1491 clk_free(&eqos->clk_master_bus);
Fugang Duan3a97da12020-05-03 22:41:17 +08001492#endif
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001493 dm_gpio_free(dev, &eqos->phy_reset_gpio);
1494 reset_free(&eqos->reset_ctl);
1495
1496 debug("%s: OK\n", __func__);
1497 return 0;
1498}
1499
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001500static int eqos_remove_resources_stm32(struct udevice *dev)
1501{
Marek Vasut2e0bade2023-03-06 15:53:44 +01001502 struct eqos_priv * __maybe_unused eqos = dev_get_priv(dev);
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001503
1504 debug("%s(dev=%p):\n", __func__, dev);
1505
Peng Fan00fcfa82022-07-26 16:41:13 +08001506#ifdef CONFIG_CLK
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001507 clk_free(&eqos->clk_tx);
1508 clk_free(&eqos->clk_rx);
1509 clk_free(&eqos->clk_master_bus);
1510 if (clk_valid(&eqos->clk_ck))
1511 clk_free(&eqos->clk_ck);
Fugang Duan3a97da12020-05-03 22:41:17 +08001512#endif
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001513
1514 debug("%s: OK\n", __func__);
1515 return 0;
1516}
1517
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001518static int eqos_probe(struct udevice *dev)
1519{
1520 struct eqos_priv *eqos = dev_get_priv(dev);
1521 int ret;
1522
1523 debug("%s(dev=%p):\n", __func__, dev);
1524
1525 eqos->dev = dev;
1526 eqos->config = (void *)dev_get_driver_data(dev);
1527
Masahiro Yamada25484932020-07-17 14:36:48 +09001528 eqos->regs = dev_read_addr(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001529 if (eqos->regs == FDT_ADDR_T_NONE) {
Masahiro Yamada25484932020-07-17 14:36:48 +09001530 pr_err("dev_read_addr() failed");
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001531 return -ENODEV;
1532 }
1533 eqos->mac_regs = (void *)(eqos->regs + EQOS_MAC_REGS_BASE);
1534 eqos->mtl_regs = (void *)(eqos->regs + EQOS_MTL_REGS_BASE);
1535 eqos->dma_regs = (void *)(eqos->regs + EQOS_DMA_REGS_BASE);
1536 eqos->tegra186_regs = (void *)(eqos->regs + EQOS_TEGRA186_REGS_BASE);
1537
Rasmus Villemoes0c999ce2022-05-11 16:58:41 +02001538 eqos->max_speed = dev_read_u32_default(dev, "max-speed", 0);
1539
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001540 ret = eqos_probe_resources_core(dev);
1541 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +09001542 pr_err("eqos_probe_resources_core() failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001543 return ret;
1544 }
1545
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001546 ret = eqos->config->ops->eqos_probe_resources(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001547 if (ret < 0) {
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001548 pr_err("eqos_probe_resources() failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001549 goto err_remove_resources_core;
1550 }
1551
Marek Vasut3fbd17a2021-11-13 03:23:52 +01001552 ret = eqos->config->ops->eqos_start_clks(dev);
1553 if (ret < 0) {
1554 pr_err("eqos_start_clks() failed: %d", ret);
1555 goto err_remove_resources_tegra;
1556 }
1557
Ye Li6a895d02020-05-03 22:41:15 +08001558#ifdef CONFIG_DM_ETH_PHY
1559 eqos->mii = eth_phy_get_mdio_bus(dev);
1560#endif
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001561 if (!eqos->mii) {
Ye Li6a895d02020-05-03 22:41:15 +08001562 eqos->mii = mdio_alloc();
1563 if (!eqos->mii) {
1564 pr_err("mdio_alloc() failed");
1565 ret = -ENOMEM;
Marek Vasut3fbd17a2021-11-13 03:23:52 +01001566 goto err_stop_clks;
Ye Li6a895d02020-05-03 22:41:15 +08001567 }
1568 eqos->mii->read = eqos_mdio_read;
1569 eqos->mii->write = eqos_mdio_write;
1570 eqos->mii->priv = eqos;
1571 strcpy(eqos->mii->name, dev->name);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001572
Ye Li6a895d02020-05-03 22:41:15 +08001573 ret = mdio_register(eqos->mii);
1574 if (ret < 0) {
1575 pr_err("mdio_register() failed: %d", ret);
1576 goto err_free_mdio;
1577 }
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001578 }
1579
Ye Li6a895d02020-05-03 22:41:15 +08001580#ifdef CONFIG_DM_ETH_PHY
1581 eth_phy_set_mdio_bus(dev, eqos->mii);
1582#endif
1583
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001584 debug("%s: OK\n", __func__);
1585 return 0;
1586
1587err_free_mdio:
1588 mdio_free(eqos->mii);
Marek Vasut3fbd17a2021-11-13 03:23:52 +01001589err_stop_clks:
1590 eqos->config->ops->eqos_stop_clks(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001591err_remove_resources_tegra:
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001592 eqos->config->ops->eqos_remove_resources(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001593err_remove_resources_core:
1594 eqos_remove_resources_core(dev);
1595
1596 debug("%s: returns %d\n", __func__, ret);
1597 return ret;
1598}
1599
1600static int eqos_remove(struct udevice *dev)
1601{
1602 struct eqos_priv *eqos = dev_get_priv(dev);
1603
1604 debug("%s(dev=%p):\n", __func__, dev);
1605
1606 mdio_unregister(eqos->mii);
1607 mdio_free(eqos->mii);
Marek Vasut3fbd17a2021-11-13 03:23:52 +01001608 eqos->config->ops->eqos_stop_clks(dev);
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001609 eqos->config->ops->eqos_remove_resources(dev);
1610
Rasmus Villemoes4a7c9db2022-05-11 16:12:50 +02001611 eqos_remove_resources_core(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001612
1613 debug("%s: OK\n", __func__);
1614 return 0;
1615}
1616
Peng Fan149e80f2022-07-26 16:41:14 +08001617int eqos_null_ops(struct udevice *dev)
Patrick Delaunayc6a0df22021-07-20 20:09:56 +02001618{
1619 return 0;
1620}
1621
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001622static const struct eth_ops eqos_ops = {
1623 .start = eqos_start,
1624 .stop = eqos_stop,
1625 .send = eqos_send,
1626 .recv = eqos_recv,
1627 .free_pkt = eqos_free_pkt,
1628 .write_hwaddr = eqos_write_hwaddr,
Ye Li580fab42020-05-03 22:41:20 +08001629 .read_rom_hwaddr = eqos_read_rom_hwaddr,
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001630};
1631
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001632static struct eqos_ops eqos_tegra186_ops = {
Marek Vasut6f1e6682021-01-07 11:12:16 +01001633 .eqos_inval_desc = eqos_inval_desc_generic,
1634 .eqos_flush_desc = eqos_flush_desc_generic,
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001635 .eqos_inval_buffer = eqos_inval_buffer_tegra186,
1636 .eqos_flush_buffer = eqos_flush_buffer_tegra186,
1637 .eqos_probe_resources = eqos_probe_resources_tegra186,
1638 .eqos_remove_resources = eqos_remove_resources_tegra186,
1639 .eqos_stop_resets = eqos_stop_resets_tegra186,
1640 .eqos_start_resets = eqos_start_resets_tegra186,
1641 .eqos_stop_clks = eqos_stop_clks_tegra186,
1642 .eqos_start_clks = eqos_start_clks_tegra186,
1643 .eqos_calibrate_pads = eqos_calibrate_pads_tegra186,
1644 .eqos_disable_calibration = eqos_disable_calibration_tegra186,
1645 .eqos_set_tx_clk_speed = eqos_set_tx_clk_speed_tegra186,
Patrice Chotardacce23b2022-08-02 10:55:25 +02001646 .eqos_get_enetaddr = eqos_null_ops,
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001647 .eqos_get_tick_clk_rate = eqos_get_tick_clk_rate_tegra186
1648};
1649
Patrick Delaunaya08f2f72020-06-08 11:27:19 +02001650static const struct eqos_config __maybe_unused eqos_tegra186_config = {
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001651 .reg_access_always_ok = false,
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001652 .mdio_wait = 10,
1653 .swr_wait = 10,
1654 .config_mac = EQOS_MAC_RXQ_CTRL0_RXQ0EN_ENABLED_DCB,
1655 .config_mac_mdio = EQOS_MAC_MDIO_ADDRESS_CR_20_35,
Marek Vasut6f1e6682021-01-07 11:12:16 +01001656 .axi_bus_width = EQOS_AXI_WIDTH_128,
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001657 .interface = eqos_get_interface_tegra186,
1658 .ops = &eqos_tegra186_ops
1659};
1660
1661static struct eqos_ops eqos_stm32_ops = {
Fugang Duan3a97da12020-05-03 22:41:17 +08001662 .eqos_inval_desc = eqos_inval_desc_generic,
1663 .eqos_flush_desc = eqos_flush_desc_generic,
1664 .eqos_inval_buffer = eqos_inval_buffer_generic,
1665 .eqos_flush_buffer = eqos_flush_buffer_generic,
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001666 .eqos_probe_resources = eqos_probe_resources_stm32,
1667 .eqos_remove_resources = eqos_remove_resources_stm32,
Patrick Delaunayc6a0df22021-07-20 20:09:56 +02001668 .eqos_stop_resets = eqos_null_ops,
1669 .eqos_start_resets = eqos_null_ops,
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001670 .eqos_stop_clks = eqos_stop_clks_stm32,
1671 .eqos_start_clks = eqos_start_clks_stm32,
Patrick Delaunayc6a0df22021-07-20 20:09:56 +02001672 .eqos_calibrate_pads = eqos_null_ops,
1673 .eqos_disable_calibration = eqos_null_ops,
1674 .eqos_set_tx_clk_speed = eqos_null_ops,
Patrice Chotard5bd4f312022-08-02 10:55:26 +02001675 .eqos_get_enetaddr = eqos_null_ops,
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001676 .eqos_get_tick_clk_rate = eqos_get_tick_clk_rate_stm32
1677};
1678
Patrick Delaunaya08f2f72020-06-08 11:27:19 +02001679static const struct eqos_config __maybe_unused eqos_stm32_config = {
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001680 .reg_access_always_ok = false,
1681 .mdio_wait = 10000,
1682 .swr_wait = 50,
1683 .config_mac = EQOS_MAC_RXQ_CTRL0_RXQ0EN_ENABLED_AV,
1684 .config_mac_mdio = EQOS_MAC_MDIO_ADDRESS_CR_250_300,
Marek Vasut6f1e6682021-01-07 11:12:16 +01001685 .axi_bus_width = EQOS_AXI_WIDTH_64,
Marek BehĂșn123ca112022-04-07 00:33:01 +02001686 .interface = dev_read_phy_mode,
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001687 .ops = &eqos_stm32_ops
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001688};
1689
1690static const struct udevice_id eqos_ids[] = {
Patrick Delaunaya08f2f72020-06-08 11:27:19 +02001691#if IS_ENABLED(CONFIG_DWC_ETH_QOS_TEGRA186)
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001692 {
1693 .compatible = "nvidia,tegra186-eqos",
1694 .data = (ulong)&eqos_tegra186_config
1695 },
Patrick Delaunaya08f2f72020-06-08 11:27:19 +02001696#endif
1697#if IS_ENABLED(CONFIG_DWC_ETH_QOS_STM32)
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001698 {
Patrick Delaunaya718a5d2020-05-14 15:00:23 +02001699 .compatible = "st,stm32mp1-dwmac",
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001700 .data = (ulong)&eqos_stm32_config
1701 },
Patrick Delaunaya08f2f72020-06-08 11:27:19 +02001702#endif
1703#if IS_ENABLED(CONFIG_DWC_ETH_QOS_IMX)
Fugang Duan3a97da12020-05-03 22:41:17 +08001704 {
Marek Vasut3fa3f232022-02-26 04:36:37 +01001705 .compatible = "nxp,imx8mp-dwmac-eqos",
Fugang Duan3a97da12020-05-03 22:41:17 +08001706 .data = (ulong)&eqos_imx_config
1707 },
Patrick Delaunaya08f2f72020-06-08 11:27:19 +02001708#endif
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001709
Sumit Gargd3820252023-02-01 19:28:55 +05301710#if IS_ENABLED(CONFIG_DWC_ETH_QOS_QCOM)
1711 {
1712 .compatible = "qcom,qcs404-ethqos",
1713 .data = (ulong)&eqos_qcom_config
1714 },
1715#endif
1716
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001717 { }
1718};
1719
1720U_BOOT_DRIVER(eth_eqos) = {
1721 .name = "eth_eqos",
1722 .id = UCLASS_ETH,
Fugang Duan3a97da12020-05-03 22:41:17 +08001723 .of_match = of_match_ptr(eqos_ids),
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001724 .probe = eqos_probe,
1725 .remove = eqos_remove,
1726 .ops = &eqos_ops,
Simon Glass41575d82020-12-03 16:55:17 -07001727 .priv_auto = sizeof(struct eqos_priv),
Simon Glasscaa4daa2020-12-03 16:55:18 -07001728 .plat_auto = sizeof(struct eth_pdata),
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001729};