blob: 145c3330203b5d3b7048c36f49c0c8b69e371ba0 [file] [log] [blame]
Alper Nebi Yasaka355ece2020-10-22 22:43:13 +03001// SPDX-License-Identifier: GPL-2.0
Simon Glass7b7ad5c2016-01-21 19:45:05 -07002/*
3 * Copyright (c) 2015 Google, Inc
4 * Copyright 2014 Rockchip Inc.
Simon Glass7b7ad5c2016-01-21 19:45:05 -07005 */
6
7#include <common.h>
8#include <clk.h>
9#include <display.h>
10#include <dm.h>
11#include <edid.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060012#include <log.h>
Simon Glass7b7ad5c2016-01-21 19:45:05 -070013#include <regmap.h>
14#include <syscon.h>
15#include <video.h>
Simon Glass401d1c42020-10-30 21:38:53 -060016#include <asm/global_data.h>
Simon Glass7b7ad5c2016-01-21 19:45:05 -070017#include <asm/gpio.h>
Simon Glass7b7ad5c2016-01-21 19:45:05 -070018#include <asm/io.h>
Kever Yang15f09a12019-03-28 11:01:23 +080019#include <asm/arch-rockchip/clock.h>
20#include <asm/arch-rockchip/edp_rk3288.h>
21#include <asm/arch-rockchip/vop_rk3288.h>
Simon Glass7b7ad5c2016-01-21 19:45:05 -070022#include <dm/device-internal.h>
23#include <dm/uclass-internal.h>
Simon Glasscd93d622020-05-10 11:40:13 -060024#include <linux/bitops.h>
Simon Glass61b29b82020-02-03 07:36:15 -070025#include <linux/err.h>
Simon Glass7b7ad5c2016-01-21 19:45:05 -070026#include <power/regulator.h>
Philipp Tomsichd46d4042017-05-31 17:59:30 +020027#include "rk_vop.h"
Simon Glass7b7ad5c2016-01-21 19:45:05 -070028
29DECLARE_GLOBAL_DATA_PTR;
30
Philipp Tomsichd46d4042017-05-31 17:59:30 +020031enum vop_pol {
32 HSYNC_POSITIVE = 0,
33 VSYNC_POSITIVE = 1,
34 DEN_NEGATIVE = 2,
35 DCLK_INVERT = 3
Simon Glass7b7ad5c2016-01-21 19:45:05 -070036};
37
Philipp Tomsichd46d4042017-05-31 17:59:30 +020038static void rkvop_enable(struct rk3288_vop *regs, ulong fbbase,
39 int fb_bits_per_pixel,
40 const struct display_timing *edid)
Simon Glass7b7ad5c2016-01-21 19:45:05 -070041{
42 u32 lb_mode;
43 u32 rgb_mode;
44 u32 hactive = edid->hactive.typ;
45 u32 vactive = edid->vactive.typ;
46
47 writel(V_ACT_WIDTH(hactive - 1) | V_ACT_HEIGHT(vactive - 1),
48 &regs->win0_act_info);
49
50 writel(V_DSP_XST(edid->hsync_len.typ + edid->hback_porch.typ) |
51 V_DSP_YST(edid->vsync_len.typ + edid->vback_porch.typ),
52 &regs->win0_dsp_st);
53
54 writel(V_DSP_WIDTH(hactive - 1) |
55 V_DSP_HEIGHT(vactive - 1),
56 &regs->win0_dsp_info);
57
58 clrsetbits_le32(&regs->win0_color_key, M_WIN0_KEY_EN | M_WIN0_KEY_COLOR,
59 V_WIN0_KEY_EN(0) | V_WIN0_KEY_COLOR(0));
60
61 switch (fb_bits_per_pixel) {
62 case 16:
63 rgb_mode = RGB565;
64 writel(V_RGB565_VIRWIDTH(hactive), &regs->win0_vir);
65 break;
66 case 24:
67 rgb_mode = RGB888;
68 writel(V_RGB888_VIRWIDTH(hactive), &regs->win0_vir);
69 break;
70 case 32:
71 default:
72 rgb_mode = ARGB8888;
73 writel(V_ARGB888_VIRWIDTH(hactive), &regs->win0_vir);
74 break;
75 }
76
77 if (hactive > 2560)
78 lb_mode = LB_RGB_3840X2;
79 else if (hactive > 1920)
80 lb_mode = LB_RGB_2560X4;
81 else if (hactive > 1280)
82 lb_mode = LB_RGB_1920X5;
83 else
84 lb_mode = LB_RGB_1280X8;
85
86 clrsetbits_le32(&regs->win0_ctrl0,
87 M_WIN0_LB_MODE | M_WIN0_DATA_FMT | M_WIN0_EN,
88 V_WIN0_LB_MODE(lb_mode) | V_WIN0_DATA_FMT(rgb_mode) |
89 V_WIN0_EN(1));
90
91 writel(fbbase, &regs->win0_yrgb_mst);
92 writel(0x01, &regs->reg_cfg_done); /* enable reg config */
93}
94
Philipp Tomsichd46d4042017-05-31 17:59:30 +020095static void rkvop_set_pin_polarity(struct udevice *dev,
96 enum vop_modes mode, u32 polarity)
Simon Glass7b7ad5c2016-01-21 19:45:05 -070097{
Philipp Tomsichd46d4042017-05-31 17:59:30 +020098 struct rkvop_driverdata *ops =
99 (struct rkvop_driverdata *)dev_get_driver_data(dev);
100
101 if (ops->set_pin_polarity)
102 ops->set_pin_polarity(dev, mode, polarity);
103}
104
105static void rkvop_enable_output(struct udevice *dev, enum vop_modes mode)
106{
107 struct rk_vop_priv *priv = dev_get_priv(dev);
108 struct rk3288_vop *regs = priv->regs;
109
Simon Glass6b5a09a2017-05-31 17:57:29 -0600110 /* remove from standby */
111 clrbits_le32(&regs->sys_ctrl, V_STANDBY_EN(1));
112
Philipp Tomsichd46d4042017-05-31 17:59:30 +0200113 switch (mode) {
114 case VOP_MODE_HDMI:
115 clrsetbits_le32(&regs->sys_ctrl, M_ALL_OUT_EN,
116 V_HDMI_OUT_EN(1));
117 break;
118
119 case VOP_MODE_EDP:
120 clrsetbits_le32(&regs->sys_ctrl, M_ALL_OUT_EN,
121 V_EDP_OUT_EN(1));
122 break;
123
Jagan Tekie67243f2020-04-02 17:11:22 +0530124#if defined(CONFIG_ROCKCHIP_RK3288)
Philipp Tomsichd46d4042017-05-31 17:59:30 +0200125 case VOP_MODE_LVDS:
126 clrsetbits_le32(&regs->sys_ctrl, M_ALL_OUT_EN,
127 V_RGB_OUT_EN(1));
128 break;
Jagan Tekie67243f2020-04-02 17:11:22 +0530129#endif
Philipp Tomsichd46d4042017-05-31 17:59:30 +0200130
131 case VOP_MODE_MIPI:
132 clrsetbits_le32(&regs->sys_ctrl, M_ALL_OUT_EN,
133 V_MIPI_OUT_EN(1));
134 break;
135
136 default:
137 debug("%s: unsupported output mode %x\n", __func__, mode);
138 }
139}
140
141static void rkvop_mode_set(struct udevice *dev,
142 const struct display_timing *edid,
143 enum vop_modes mode)
144{
145 struct rk_vop_priv *priv = dev_get_priv(dev);
146 struct rk3288_vop *regs = priv->regs;
147 struct rkvop_driverdata *data =
148 (struct rkvop_driverdata *)dev_get_driver_data(dev);
149
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700150 u32 hactive = edid->hactive.typ;
151 u32 vactive = edid->vactive.typ;
152 u32 hsync_len = edid->hsync_len.typ;
153 u32 hback_porch = edid->hback_porch.typ;
154 u32 vsync_len = edid->vsync_len.typ;
155 u32 vback_porch = edid->vback_porch.typ;
156 u32 hfront_porch = edid->hfront_porch.typ;
157 u32 vfront_porch = edid->vfront_porch.typ;
Jacob Chen85307832016-03-14 11:20:18 +0800158 int mode_flags;
Philipp Tomsichd46d4042017-05-31 17:59:30 +0200159 u32 pin_polarity;
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700160
Philipp Tomsichd46d4042017-05-31 17:59:30 +0200161 pin_polarity = BIT(DCLK_INVERT);
162 if (edid->flags & DISPLAY_FLAGS_HSYNC_HIGH)
163 pin_polarity |= BIT(HSYNC_POSITIVE);
164 if (edid->flags & DISPLAY_FLAGS_VSYNC_HIGH)
165 pin_polarity |= BIT(VSYNC_POSITIVE);
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700166
Philipp Tomsichd46d4042017-05-31 17:59:30 +0200167 rkvop_set_pin_polarity(dev, mode, pin_polarity);
168 rkvop_enable_output(dev, mode);
Jacob Chen85307832016-03-14 11:20:18 +0800169
Philipp Tomsichd46d4042017-05-31 17:59:30 +0200170 mode_flags = 0; /* RGB888 */
171 if ((data->features & VOP_FEATURE_OUTPUT_10BIT) &&
172 (mode == VOP_MODE_HDMI || mode == VOP_MODE_EDP))
173 mode_flags = 15; /* RGBaaa */
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700174
Philipp Tomsichd46d4042017-05-31 17:59:30 +0200175 clrsetbits_le32(&regs->dsp_ctrl0, M_DSP_OUT_MODE,
176 V_DSP_OUT_MODE(mode_flags));
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700177
178 writel(V_HSYNC(hsync_len) |
179 V_HORPRD(hsync_len + hback_porch + hactive + hfront_porch),
180 &regs->dsp_htotal_hs_end);
181
182 writel(V_HEAP(hsync_len + hback_porch + hactive) |
183 V_HASP(hsync_len + hback_porch),
184 &regs->dsp_hact_st_end);
185
186 writel(V_VSYNC(vsync_len) |
187 V_VERPRD(vsync_len + vback_porch + vactive + vfront_porch),
188 &regs->dsp_vtotal_vs_end);
189
190 writel(V_VAEP(vsync_len + vback_porch + vactive)|
191 V_VASP(vsync_len + vback_porch),
192 &regs->dsp_vact_st_end);
193
194 writel(V_HEAP(hsync_len + hback_porch + hactive) |
195 V_HASP(hsync_len + hback_porch),
196 &regs->post_dsp_hact_info);
197
198 writel(V_VAEP(vsync_len + vback_porch + vactive)|
199 V_VASP(vsync_len + vback_porch),
200 &regs->post_dsp_vact_info);
201
202 writel(0x01, &regs->reg_cfg_done); /* enable reg config */
203}
204
205/**
206 * rk_display_init() - Try to enable the given display device
207 *
208 * This function performs many steps:
209 * - Finds the display device being referenced by @ep_node
210 * - Puts the VOP's ID into its uclass platform data
211 * - Probes the device to set it up
212 * - Reads the EDID timing information
213 * - Sets up the VOP clocks, etc. for the selected pixel clock and display mode
214 * - Enables the display (the display device handles this and will do different
215 * things depending on the display type)
216 * - Tells the uclass about the display resolution so that the console will
217 * appear correctly
218 *
219 * @dev: VOP device that we want to connect to the display
220 * @fbbase: Frame buffer address
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700221 * @ep_node: Device tree node to process - this is the offset of an endpoint
222 * node within the VOP's 'port' list.
223 * @return 0 if OK, -ve if something went wrong
224 */
Philipp Tomsich5de0b5a2018-02-23 17:38:52 +0100225static int rk_display_init(struct udevice *dev, ulong fbbase, ofnode ep_node)
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700226{
227 struct video_priv *uc_priv = dev_get_uclass_priv(dev);
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700228 struct rk_vop_priv *priv = dev_get_priv(dev);
229 int vop_id, remote_vop_id;
230 struct rk3288_vop *regs = priv->regs;
231 struct display_timing timing;
232 struct udevice *disp;
Philipp Tomsich5de0b5a2018-02-23 17:38:52 +0100233 int ret;
234 u32 remote_phandle;
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700235 struct display_plat *disp_uc_plat;
Stephen Warren135aa952016-06-17 09:44:00 -0600236 struct clk clk;
Eric Gao8aed0d72017-05-02 18:23:53 +0800237 enum video_log2_bpp l2bpp;
Philipp Tomsich5de0b5a2018-02-23 17:38:52 +0100238 ofnode remote;
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700239
Philipp Tomsich5de0b5a2018-02-23 17:38:52 +0100240 debug("%s(%s, %lu, %s)\n", __func__,
241 dev_read_name(dev), fbbase, ofnode_get_name(ep_node));
242
243 vop_id = ofnode_read_s32_default(ep_node, "reg", -1);
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700244 debug("vop_id=%d\n", vop_id);
Philipp Tomsich5de0b5a2018-02-23 17:38:52 +0100245 ret = ofnode_read_u32(ep_node, "remote-endpoint", &remote_phandle);
246 if (ret)
247 return ret;
248
249 remote = ofnode_get_by_phandle(remote_phandle);
250 if (!ofnode_valid(remote))
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700251 return -EINVAL;
Philipp Tomsich5de0b5a2018-02-23 17:38:52 +0100252 remote_vop_id = ofnode_read_u32_default(remote, "reg", -1);
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700253 debug("remote vop_id=%d\n", remote_vop_id);
254
Philipp Tomsich5de0b5a2018-02-23 17:38:52 +0100255 /*
256 * The remote-endpoint references into a subnode of the encoder
257 * (i.e. HDMI, MIPI, etc.) with the DTS looking something like
258 * the following (assume 'hdmi_in_vopl' to be referenced):
259 *
260 * hdmi: hdmi@ff940000 {
261 * ports {
262 * hdmi_in: port {
263 * hdmi_in_vopb: endpoint@0 { ... };
264 * hdmi_in_vopl: endpoint@1 { ... };
265 * }
266 * }
267 * }
268 *
269 * The original code had 3 steps of "walking the parent", but
270 * a much better (as in: less likely to break if the DTS
271 * changes) way of doing this is to "find the enclosing device
272 * of UCLASS_DISPLAY".
273 */
274 while (ofnode_valid(remote)) {
275 remote = ofnode_get_parent(remote);
276 if (!ofnode_valid(remote)) {
277 debug("%s(%s): no UCLASS_DISPLAY for remote-endpoint\n",
278 __func__, dev_read_name(dev));
279 return -EINVAL;
280 }
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700281
Philipp Tomsich5de0b5a2018-02-23 17:38:52 +0100282 uclass_find_device_by_ofnode(UCLASS_DISPLAY, remote, &disp);
283 if (disp)
284 break;
285 };
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700286
Simon Glasscaa4daa2020-12-03 16:55:18 -0700287 disp_uc_plat = dev_get_uclass_plat(disp);
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700288 debug("Found device '%s', disp_uc_priv=%p\n", disp->name, disp_uc_plat);
Simon Glass987a4042016-11-13 14:22:08 -0700289 if (display_in_use(disp)) {
290 debug(" - device in use\n");
291 return -EBUSY;
292 }
293
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700294 disp_uc_plat->source_id = remote_vop_id;
295 disp_uc_plat->src_dev = dev;
296
297 ret = device_probe(disp);
298 if (ret) {
299 debug("%s: device '%s' display won't probe (ret=%d)\n",
300 __func__, dev->name, ret);
301 return ret;
302 }
303
304 ret = display_read_timing(disp, &timing);
305 if (ret) {
306 debug("%s: Failed to read timings\n", __func__);
307 return ret;
308 }
309
Simon Glass9ed68262016-11-13 14:21:56 -0700310 ret = clk_get_by_index(dev, 1, &clk);
Stephen Warren135aa952016-06-17 09:44:00 -0600311 if (!ret)
312 ret = clk_set_rate(&clk, timing.pixelclock.typ);
Eric Gaoe07e5bd2017-05-02 18:23:51 +0800313 if (IS_ERR_VALUE(ret)) {
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700314 debug("%s: Failed to set pixel clock: ret=%d\n", __func__, ret);
315 return ret;
316 }
317
Eric Gao8aed0d72017-05-02 18:23:53 +0800318 /* Set bitwidth for vop display according to vop mode */
319 switch (vop_id) {
320 case VOP_MODE_EDP:
Jagan Tekie67243f2020-04-02 17:11:22 +0530321#if defined(CONFIG_ROCKCHIP_RK3288)
Eric Gao8aed0d72017-05-02 18:23:53 +0800322 case VOP_MODE_LVDS:
Jagan Tekie67243f2020-04-02 17:11:22 +0530323#endif
Eric Gao8aed0d72017-05-02 18:23:53 +0800324 l2bpp = VIDEO_BPP16;
325 break;
Philipp Tomsichd46d4042017-05-31 17:59:30 +0200326 case VOP_MODE_HDMI:
Eric Gao8aed0d72017-05-02 18:23:53 +0800327 case VOP_MODE_MIPI:
328 l2bpp = VIDEO_BPP32;
329 break;
330 default:
331 l2bpp = VIDEO_BPP16;
332 }
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700333
Philipp Tomsichd46d4042017-05-31 17:59:30 +0200334 rkvop_mode_set(dev, &timing, vop_id);
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700335 rkvop_enable(regs, fbbase, 1 << l2bpp, &timing);
336
337 ret = display_enable(disp, 1 << l2bpp, &timing);
338 if (ret)
339 return ret;
340
341 uc_priv->xsize = timing.hactive.typ;
342 uc_priv->ysize = timing.vactive.typ;
343 uc_priv->bpix = l2bpp;
344 debug("fb=%lx, size=%d %d\n", fbbase, uc_priv->xsize, uc_priv->ysize);
345
346 return 0;
347}
348
Philipp Tomsichd46d4042017-05-31 17:59:30 +0200349void rk_vop_probe_regulators(struct udevice *dev,
350 const char * const *names, int cnt)
351{
352 int i, ret;
353 const char *name;
354 struct udevice *reg;
355
356 for (i = 0; i < cnt; ++i) {
357 name = names[i];
358 debug("%s: probing regulator '%s'\n", dev->name, name);
359
360 ret = regulator_autoset_by_name(name, &reg);
361 if (!ret)
362 ret = regulator_set_enable(reg, true);
363 }
364}
365
366int rk_vop_probe(struct udevice *dev)
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700367{
Simon Glass8a8d24b2020-12-03 16:55:23 -0700368 struct video_uc_plat *plat = dev_get_uclass_plat(dev);
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700369 struct rk_vop_priv *priv = dev_get_priv(dev);
Philipp Tomsichd46d4042017-05-31 17:59:30 +0200370 int ret = 0;
Philipp Tomsich5de0b5a2018-02-23 17:38:52 +0100371 ofnode port, node;
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700372
373 /* Before relocation we don't need to do anything */
374 if (!(gd->flags & GD_FLG_RELOC))
375 return 0;
376
Philipp Tomsich5de0b5a2018-02-23 17:38:52 +0100377 priv->regs = (struct rk3288_vop *)dev_read_addr(dev);
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700378
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700379 /*
380 * Try all the ports until we find one that works. In practice this
381 * tries EDP first if available, then HDMI.
Simon Glass987a4042016-11-13 14:22:08 -0700382 *
383 * Note that rockchip_vop_set_clk() always uses NPLL as the source
384 * clock so it is currently not possible to use more than one display
385 * device simultaneously.
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700386 */
Philipp Tomsich5de0b5a2018-02-23 17:38:52 +0100387 port = dev_read_subnode(dev, "port");
388 if (!ofnode_valid(port)) {
389 debug("%s(%s): 'port' subnode not found\n",
390 __func__, dev_read_name(dev));
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700391 return -EINVAL;
Philipp Tomsich5de0b5a2018-02-23 17:38:52 +0100392 }
393
394 for (node = ofnode_first_subnode(port);
395 ofnode_valid(node);
396 node = dev_read_next_subnode(node)) {
Eric Gao8aed0d72017-05-02 18:23:53 +0800397 ret = rk_display_init(dev, plat->base, node);
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700398 if (ret)
399 debug("Device failed: ret=%d\n", ret);
400 if (!ret)
401 break;
402 }
Simon Glassb55e04a2016-05-14 14:03:01 -0600403 video_set_flush_dcache(dev, 1);
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700404
405 return ret;
406}
407
Philipp Tomsichd46d4042017-05-31 17:59:30 +0200408int rk_vop_bind(struct udevice *dev)
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700409{
Simon Glass8a8d24b2020-12-03 16:55:23 -0700410 struct video_uc_plat *plat = dev_get_uclass_plat(dev);
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700411
Philipp Tomsich89b2b612017-05-31 17:59:29 +0200412 plat->size = 4 * (CONFIG_VIDEO_ROCKCHIP_MAX_XRES *
413 CONFIG_VIDEO_ROCKCHIP_MAX_YRES);
Simon Glass7b7ad5c2016-01-21 19:45:05 -0700414
415 return 0;
416}