blob: e5b0929f65e0b4641373127e5072805f25713436 [file] [log] [blame]
Stefano Babicc5fb70c2010-02-05 15:13:58 +01001/*
2 * (C) Copyright 2009 Freescale Semiconductor, Inc.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#include <common.h>
24#include <asm/io.h>
Stefano Babic753fc2e2011-08-21 23:29:52 +020025#include <asm/gpio.h>
Stefano Babicc5fb70c2010-02-05 15:13:58 +010026#include <asm/arch/imx-regs.h>
Jason Liuff9f4752010-10-18 11:09:26 +080027#include <asm/arch/mx5x_pins.h>
Stefano Babicc5fb70c2010-02-05 15:13:58 +010028#include <asm/arch/iomux.h>
29#include <asm/errno.h>
Stefano Babice4d34492010-03-05 17:54:37 +010030#include <asm/arch/sys_proto.h>
Stefano Babicb4377e12010-03-16 17:22:21 +010031#include <asm/arch/crm_regs.h>
Stefano Babicc5fb70c2010-02-05 15:13:58 +010032#include <i2c.h>
33#include <mmc.h>
34#include <fsl_esdhc.h>
Stefano Babic53572652011-10-08 10:59:20 +020035#include <pmic.h>
Stefano Babicb4377e12010-03-16 17:22:21 +010036#include <fsl_pmic.h>
37#include <mc13892.h>
Stefano Babicc5fb70c2010-02-05 15:13:58 +010038
39DECLARE_GLOBAL_DATA_PTR;
40
Stefano Babicc5fb70c2010-02-05 15:13:58 +010041#ifdef CONFIG_FSL_ESDHC
42struct fsl_esdhc_cfg esdhc_cfg[2] = {
Stefano Babic68c07a02010-04-18 20:01:01 +020043 {MMC_SDHC1_BASE_ADDR, 1},
44 {MMC_SDHC2_BASE_ADDR, 1},
Stefano Babicc5fb70c2010-02-05 15:13:58 +010045};
46#endif
47
Stefano Babicc5fb70c2010-02-05 15:13:58 +010048int dram_init(void)
49{
Shawn Guo1ab027c2010-10-28 10:13:15 +080050 /* dram_init must store complete ramsize in gd->ram_size */
Albert ARIBAUDa55d23c2011-07-03 05:55:33 +000051 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
Shawn Guo1ab027c2010-10-28 10:13:15 +080052 PHYS_SDRAM_1_SIZE);
Stefano Babicc5fb70c2010-02-05 15:13:58 +010053 return 0;
54}
55
56static void setup_iomux_uart(void)
57{
58 unsigned int pad = PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
59 PAD_CTL_PUE_PULL | PAD_CTL_DRV_HIGH;
60
61 mxc_request_iomux(MX51_PIN_UART1_RXD, IOMUX_CONFIG_ALT0);
62 mxc_iomux_set_pad(MX51_PIN_UART1_RXD, pad | PAD_CTL_SRE_FAST);
63 mxc_request_iomux(MX51_PIN_UART1_TXD, IOMUX_CONFIG_ALT0);
64 mxc_iomux_set_pad(MX51_PIN_UART1_TXD, pad | PAD_CTL_SRE_FAST);
65 mxc_request_iomux(MX51_PIN_UART1_RTS, IOMUX_CONFIG_ALT0);
66 mxc_iomux_set_pad(MX51_PIN_UART1_RTS, pad);
67 mxc_request_iomux(MX51_PIN_UART1_CTS, IOMUX_CONFIG_ALT0);
68 mxc_iomux_set_pad(MX51_PIN_UART1_CTS, pad);
69}
70
Stefano Babicc5fb70c2010-02-05 15:13:58 +010071static void setup_iomux_fec(void)
72{
73 /*FEC_MDIO*/
74 mxc_request_iomux(MX51_PIN_EIM_EB2 , IOMUX_CONFIG_ALT3);
75 mxc_iomux_set_pad(MX51_PIN_EIM_EB2 , 0x1FD);
76
77 /*FEC_MDC*/
78 mxc_request_iomux(MX51_PIN_NANDF_CS3, IOMUX_CONFIG_ALT2);
79 mxc_iomux_set_pad(MX51_PIN_NANDF_CS3, 0x2004);
80
81 /* FEC RDATA[3] */
82 mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT3);
83 mxc_iomux_set_pad(MX51_PIN_EIM_CS3, 0x180);
84
85 /* FEC RDATA[2] */
86 mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT3);
87 mxc_iomux_set_pad(MX51_PIN_EIM_CS2, 0x180);
88
89 /* FEC RDATA[1] */
90 mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT3);
91 mxc_iomux_set_pad(MX51_PIN_EIM_EB3, 0x180);
92
93 /* FEC RDATA[0] */
94 mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT2);
95 mxc_iomux_set_pad(MX51_PIN_NANDF_D9, 0x2180);
96
97 /* FEC TDATA[3] */
98 mxc_request_iomux(MX51_PIN_NANDF_CS6, IOMUX_CONFIG_ALT2);
99 mxc_iomux_set_pad(MX51_PIN_NANDF_CS6, 0x2004);
100
101 /* FEC TDATA[2] */
102 mxc_request_iomux(MX51_PIN_NANDF_CS5, IOMUX_CONFIG_ALT2);
103 mxc_iomux_set_pad(MX51_PIN_NANDF_CS5, 0x2004);
104
105 /* FEC TDATA[1] */
106 mxc_request_iomux(MX51_PIN_NANDF_CS4, IOMUX_CONFIG_ALT2);
107 mxc_iomux_set_pad(MX51_PIN_NANDF_CS4, 0x2004);
108
109 /* FEC TDATA[0] */
110 mxc_request_iomux(MX51_PIN_NANDF_D8, IOMUX_CONFIG_ALT2);
111 mxc_iomux_set_pad(MX51_PIN_NANDF_D8, 0x2004);
112
113 /* FEC TX_EN */
114 mxc_request_iomux(MX51_PIN_NANDF_CS7, IOMUX_CONFIG_ALT1);
115 mxc_iomux_set_pad(MX51_PIN_NANDF_CS7, 0x2004);
116
117 /* FEC TX_ER */
118 mxc_request_iomux(MX51_PIN_NANDF_CS2, IOMUX_CONFIG_ALT2);
119 mxc_iomux_set_pad(MX51_PIN_NANDF_CS2, 0x2004);
120
121 /* FEC TX_CLK */
122 mxc_request_iomux(MX51_PIN_NANDF_RDY_INT, IOMUX_CONFIG_ALT1);
123 mxc_iomux_set_pad(MX51_PIN_NANDF_RDY_INT, 0x2180);
124
125 /* FEC TX_COL */
126 mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT1);
127 mxc_iomux_set_pad(MX51_PIN_NANDF_RB2, 0x2180);
128
129 /* FEC RX_CLK */
130 mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT1);
131 mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, 0x2180);
132
133 /* FEC RX_CRS */
134 mxc_request_iomux(MX51_PIN_EIM_CS5, IOMUX_CONFIG_ALT3);
135 mxc_iomux_set_pad(MX51_PIN_EIM_CS5, 0x180);
136
137 /* FEC RX_ER */
138 mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT3);
139 mxc_iomux_set_pad(MX51_PIN_EIM_CS4, 0x180);
140
141 /* FEC RX_DV */
142 mxc_request_iomux(MX51_PIN_NANDF_D11, IOMUX_CONFIG_ALT2);
143 mxc_iomux_set_pad(MX51_PIN_NANDF_D11, 0x2180);
144}
145
Stefano Babicb4377e12010-03-16 17:22:21 +0100146#ifdef CONFIG_MXC_SPI
147static void setup_iomux_spi(void)
148{
149 /* 000: Select mux mode: ALT0 mux port: MOSI of instance: ecspi1 */
150 mxc_request_iomux(MX51_PIN_CSPI1_MOSI, IOMUX_CONFIG_ALT0);
151 mxc_iomux_set_pad(MX51_PIN_CSPI1_MOSI, 0x105);
152
153 /* 000: Select mux mode: ALT0 mux port: MISO of instance: ecspi1. */
154 mxc_request_iomux(MX51_PIN_CSPI1_MISO, IOMUX_CONFIG_ALT0);
155 mxc_iomux_set_pad(MX51_PIN_CSPI1_MISO, 0x105);
156
157 /* de-select SS1 of instance: ecspi1. */
158 mxc_request_iomux(MX51_PIN_CSPI1_SS1, IOMUX_CONFIG_ALT3);
159 mxc_iomux_set_pad(MX51_PIN_CSPI1_SS1, 0x85);
160
161 /* 000: Select mux mode: ALT0 mux port: SS0 ecspi1 */
162 mxc_request_iomux(MX51_PIN_CSPI1_SS0, IOMUX_CONFIG_ALT0);
163 mxc_iomux_set_pad(MX51_PIN_CSPI1_SS0, 0x185);
164
165 /* 000: Select mux mode: ALT0 mux port: RDY of instance: ecspi1. */
166 mxc_request_iomux(MX51_PIN_CSPI1_RDY, IOMUX_CONFIG_ALT0);
167 mxc_iomux_set_pad(MX51_PIN_CSPI1_RDY, 0x180);
168
169 /* 000: Select mux mode: ALT0 mux port: SCLK of instance: ecspi1. */
170 mxc_request_iomux(MX51_PIN_CSPI1_SCLK, IOMUX_CONFIG_ALT0);
171 mxc_iomux_set_pad(MX51_PIN_CSPI1_SCLK, 0x105);
172}
173#endif
174
175static void power_init(void)
176{
177 unsigned int val;
Stefano Babicb4377e12010-03-16 17:22:21 +0100178 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)MXC_CCM_BASE;
Stefano Babic53572652011-10-08 10:59:20 +0200179 struct pmic *p;
180
181 pmic_init();
182 p = get_pmic();
Stefano Babicb4377e12010-03-16 17:22:21 +0100183
184 /* Write needed to Power Gate 2 register */
Stefano Babic53572652011-10-08 10:59:20 +0200185 pmic_reg_read(p, REG_POWER_MISC, &val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100186 val &= ~PWGT2SPIEN;
Stefano Babic53572652011-10-08 10:59:20 +0200187 pmic_reg_write(p, REG_POWER_MISC, val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100188
Shawn Guo888b4f42010-10-27 23:36:04 +0800189 /* Externally powered */
Stefano Babic53572652011-10-08 10:59:20 +0200190 pmic_reg_read(p, REG_CHARGE, &val);
Shawn Guo888b4f42010-10-27 23:36:04 +0800191 val |= ICHRG0 | ICHRG1 | ICHRG2 | ICHRG3 | CHGAUTOB;
Stefano Babic53572652011-10-08 10:59:20 +0200192 pmic_reg_write(p, REG_CHARGE, val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100193
194 /* power up the system first */
Stefano Babic53572652011-10-08 10:59:20 +0200195 pmic_reg_write(p, REG_POWER_MISC, PWUP);
Stefano Babicb4377e12010-03-16 17:22:21 +0100196
197 /* Set core voltage to 1.1V */
Stefano Babic53572652011-10-08 10:59:20 +0200198 pmic_reg_read(p, REG_SW_0, &val);
Marek Vasutc4a3c742011-01-19 04:40:36 +0000199 val = (val & ~SWx_VOLT_MASK) | SWx_1_100V;
Stefano Babic53572652011-10-08 10:59:20 +0200200 pmic_reg_write(p, REG_SW_0, val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100201
202 /* Setup VCC (SW2) to 1.25 */
Stefano Babic53572652011-10-08 10:59:20 +0200203 pmic_reg_read(p, REG_SW_1, &val);
Marek Vasutc4a3c742011-01-19 04:40:36 +0000204 val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
Stefano Babic53572652011-10-08 10:59:20 +0200205 pmic_reg_write(p, REG_SW_1, val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100206
207 /* Setup 1V2_DIG1 (SW3) to 1.25 */
Stefano Babic53572652011-10-08 10:59:20 +0200208 pmic_reg_read(p, REG_SW_2, &val);
Marek Vasutc4a3c742011-01-19 04:40:36 +0000209 val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
Stefano Babic53572652011-10-08 10:59:20 +0200210 pmic_reg_write(p, REG_SW_2, val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100211 udelay(50);
212
213 /* Raise the core frequency to 800MHz */
214 writel(0x0, &mxc_ccm->cacrr);
215
216 /* Set switchers in Auto in NORMAL mode & STANDBY mode */
217 /* Setup the switcher mode for SW1 & SW2*/
Stefano Babic53572652011-10-08 10:59:20 +0200218 pmic_reg_read(p, REG_SW_4, &val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100219 val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
220 (SWMODE_MASK << SWMODE2_SHIFT)));
221 val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
222 (SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
Stefano Babic53572652011-10-08 10:59:20 +0200223 pmic_reg_write(p, REG_SW_4, val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100224
225 /* Setup the switcher mode for SW3 & SW4 */
Stefano Babic53572652011-10-08 10:59:20 +0200226 pmic_reg_read(p, REG_SW_5, &val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100227 val = (val & ~((SWMODE_MASK << SWMODE3_SHIFT) |
228 (SWMODE_MASK << SWMODE4_SHIFT)));
229 val |= (SWMODE_AUTO_AUTO << SWMODE3_SHIFT) |
230 (SWMODE_AUTO_AUTO << SWMODE4_SHIFT);
Stefano Babic53572652011-10-08 10:59:20 +0200231 pmic_reg_write(p, REG_SW_5, val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100232
233 /* Set VDIG to 1.65V, VGEN3 to 1.8V, VCAM to 2.6V */
Stefano Babic53572652011-10-08 10:59:20 +0200234 pmic_reg_read(p, REG_SETTING_0, &val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100235 val &= ~(VCAM_MASK | VGEN3_MASK | VDIG_MASK);
236 val |= VDIG_1_65 | VGEN3_1_8 | VCAM_2_6;
Stefano Babic53572652011-10-08 10:59:20 +0200237 pmic_reg_write(p, REG_SETTING_0, val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100238
239 /* Set VVIDEO to 2.775V, VAUDIO to 3V, VSD to 3.15V */
Stefano Babic53572652011-10-08 10:59:20 +0200240 pmic_reg_read(p, REG_SETTING_1, &val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100241 val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK);
242 val |= VSD_3_15 | VAUDIO_3_0 | VVIDEO_2_775;
Stefano Babic53572652011-10-08 10:59:20 +0200243 pmic_reg_write(p, REG_SETTING_1, val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100244
245 /* Configure VGEN3 and VCAM regulators to use external PNP */
246 val = VGEN3CONFIG | VCAMCONFIG;
Stefano Babic53572652011-10-08 10:59:20 +0200247 pmic_reg_write(p, REG_MODE_1, val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100248 udelay(200);
249
Stefano Babicb4377e12010-03-16 17:22:21 +0100250 /* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */
251 val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG |
252 VVIDEOEN | VAUDIOEN | VSDEN;
Stefano Babic53572652011-10-08 10:59:20 +0200253 pmic_reg_write(p, REG_MODE_1, val);
Stefano Babicb4377e12010-03-16 17:22:21 +0100254
Fabio Estevamd736ebe2011-10-25 03:14:00 +0000255 mxc_request_iomux(MX51_PIN_EIM_A20, IOMUX_CONFIG_ALT1);
256 gpio_direction_output(46, 0);
257
Stefano Babicb4377e12010-03-16 17:22:21 +0100258 udelay(500);
259
Stefano Babic753fc2e2011-08-21 23:29:52 +0200260 gpio_set_value(46, 1);
Stefano Babicb4377e12010-03-16 17:22:21 +0100261}
262
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100263#ifdef CONFIG_FSL_ESDHC
264int board_mmc_getcd(u8 *cd, struct mmc *mmc)
265{
266 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
267
Fabio Estevam58aef722011-11-15 05:51:33 +0000268 mxc_request_iomux(MX51_PIN_GPIO1_0, IOMUX_CONFIG_ALT1);
269 mxc_request_iomux(MX51_PIN_GPIO1_6, IOMUX_CONFIG_ALT0);
270
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100271 if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
Stefano Babic753fc2e2011-08-21 23:29:52 +0200272 *cd = gpio_get_value(0);
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100273 else
Stefano Babic753fc2e2011-08-21 23:29:52 +0200274 *cd = gpio_get_value(6);
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100275
276 return 0;
277}
278
279int board_mmc_init(bd_t *bis)
280{
281 u32 index;
282 s32 status = 0;
283
284 for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM;
285 index++) {
286 switch (index) {
287 case 0:
288 mxc_request_iomux(MX51_PIN_SD1_CMD,
289 IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
290 mxc_request_iomux(MX51_PIN_SD1_CLK,
291 IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
292 mxc_request_iomux(MX51_PIN_SD1_DATA0,
293 IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
294 mxc_request_iomux(MX51_PIN_SD1_DATA1,
295 IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
296 mxc_request_iomux(MX51_PIN_SD1_DATA2,
297 IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
298 mxc_request_iomux(MX51_PIN_SD1_DATA3,
299 IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
300 mxc_iomux_set_pad(MX51_PIN_SD1_CMD,
301 PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
302 PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
303 PAD_CTL_PUE_PULL |
304 PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
305 mxc_iomux_set_pad(MX51_PIN_SD1_CLK,
306 PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
307 PAD_CTL_HYS_NONE | PAD_CTL_47K_PU |
308 PAD_CTL_PUE_PULL |
309 PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
310 mxc_iomux_set_pad(MX51_PIN_SD1_DATA0,
311 PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
312 PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
313 PAD_CTL_PUE_PULL |
314 PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
315 mxc_iomux_set_pad(MX51_PIN_SD1_DATA1,
316 PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
317 PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
318 PAD_CTL_PUE_PULL |
319 PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
320 mxc_iomux_set_pad(MX51_PIN_SD1_DATA2,
321 PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
322 PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
323 PAD_CTL_PUE_PULL |
324 PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
325 mxc_iomux_set_pad(MX51_PIN_SD1_DATA3,
326 PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
327 PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PD |
328 PAD_CTL_PUE_PULL |
329 PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
330 mxc_request_iomux(MX51_PIN_GPIO1_0,
331 IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
332 mxc_iomux_set_pad(MX51_PIN_GPIO1_0,
333 PAD_CTL_HYS_ENABLE);
334 mxc_request_iomux(MX51_PIN_GPIO1_1,
335 IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
336 mxc_iomux_set_pad(MX51_PIN_GPIO1_1,
337 PAD_CTL_HYS_ENABLE);
338 break;
339 case 1:
340 mxc_request_iomux(MX51_PIN_SD2_CMD,
341 IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
342 mxc_request_iomux(MX51_PIN_SD2_CLK,
343 IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
344 mxc_request_iomux(MX51_PIN_SD2_DATA0,
345 IOMUX_CONFIG_ALT0);
346 mxc_request_iomux(MX51_PIN_SD2_DATA1,
347 IOMUX_CONFIG_ALT0);
348 mxc_request_iomux(MX51_PIN_SD2_DATA2,
349 IOMUX_CONFIG_ALT0);
350 mxc_request_iomux(MX51_PIN_SD2_DATA3,
351 IOMUX_CONFIG_ALT0);
352 mxc_iomux_set_pad(MX51_PIN_SD2_CMD,
353 PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
354 PAD_CTL_SRE_FAST);
355 mxc_iomux_set_pad(MX51_PIN_SD2_CLK,
356 PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
357 PAD_CTL_SRE_FAST);
358 mxc_iomux_set_pad(MX51_PIN_SD2_DATA0,
359 PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
360 PAD_CTL_SRE_FAST);
361 mxc_iomux_set_pad(MX51_PIN_SD2_DATA1,
362 PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
363 PAD_CTL_SRE_FAST);
364 mxc_iomux_set_pad(MX51_PIN_SD2_DATA2,
365 PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
366 PAD_CTL_SRE_FAST);
367 mxc_iomux_set_pad(MX51_PIN_SD2_DATA3,
368 PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
369 PAD_CTL_SRE_FAST);
370 mxc_request_iomux(MX51_PIN_SD2_CMD,
371 IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
372 mxc_request_iomux(MX51_PIN_GPIO1_6,
373 IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
374 mxc_iomux_set_pad(MX51_PIN_GPIO1_6,
375 PAD_CTL_HYS_ENABLE);
376 mxc_request_iomux(MX51_PIN_GPIO1_5,
377 IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
378 mxc_iomux_set_pad(MX51_PIN_GPIO1_5,
379 PAD_CTL_HYS_ENABLE);
380 break;
381 default:
382 printf("Warning: you configured more ESDHC controller"
383 "(%d) as supported by the board(2)\n",
384 CONFIG_SYS_FSL_ESDHC_NUM);
385 return status;
386 }
387 status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
388 }
389 return status;
390}
391#endif
392
Liu Hui-R64343877eb0f2010-12-23 01:13:17 +0000393int board_early_init_f(void)
394{
395 setup_iomux_uart();
396 setup_iomux_fec();
397
398 return 0;
399}
400
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100401int board_init(void)
402{
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100403 /* address of boot parameters */
404 gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
405
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100406 return 0;
407}
408
Helmut Raiger9660e442011-10-20 04:19:47 +0000409#ifdef CONFIG_BOARD_LATE_INIT
Stefano Babicb4377e12010-03-16 17:22:21 +0100410int board_late_init(void)
411{
412#ifdef CONFIG_MXC_SPI
413 setup_iomux_spi();
414 power_init();
415#endif
416 return 0;
417}
418#endif
419
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100420int checkboard(void)
421{
Jason Liu51958902011-04-22 02:55:42 +0000422 puts("Board: MX51EVK\n");
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100423
Stefano Babicc5fb70c2010-02-05 15:13:58 +0100424 return 0;
425}