blob: 373de40d29809fffffb0472ea410a99a8d164e02 [file] [log] [blame]
Wang Huan550e3dc2014-09-05 13:52:44 +08001/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Hongbo Zhangaeb901f2016-07-21 18:09:38 +080010#define CONFIG_ARMV7_PSCI_1_0
Wang Dongsheng340848b2015-06-04 12:01:09 +080011
Hongbo Zhang32886282016-07-21 18:09:39 +080012#define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
13
Gong Qianyu18fb0e32015-10-26 19:47:42 +080014#define CONFIG_SYS_FSL_CLK
Wang Huan550e3dc2014-09-05 13:52:44 +080015
Wang Huan550e3dc2014-09-05 13:52:44 +080016#define CONFIG_SKIP_LOWLEVEL_INIT
Wang Huan550e3dc2014-09-05 13:52:44 +080017
tang yuantian41ba57d2014-12-17 12:58:05 +080018#define CONFIG_DEEP_SLEEP
tang yuantian41ba57d2014-12-17 12:58:05 +080019
Wang Huan550e3dc2014-09-05 13:52:44 +080020/*
21 * Size of malloc() pool
22 */
23#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
24
25#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
26#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
27
Wang Huan550e3dc2014-09-05 13:52:44 +080028#ifndef __ASSEMBLY__
29unsigned long get_board_sys_clk(void);
30unsigned long get_board_ddr_clk(void);
31#endif
32
Alison Wang70097022016-02-02 15:16:23 +080033#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Alison Wangd612f0a2014-12-09 17:38:02 +080034#define CONFIG_SYS_CLK_FREQ 100000000
35#define CONFIG_DDR_CLK_FREQ 100000000
36#define CONFIG_QIXIS_I2C_ACCESS
37#else
Wang Huan550e3dc2014-09-05 13:52:44 +080038#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
39#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
Alison Wangd612f0a2014-12-09 17:38:02 +080040#endif
Wang Huan550e3dc2014-09-05 13:52:44 +080041
Alison Wang86949c22014-12-03 15:00:47 +080042#ifdef CONFIG_RAMBOOT_PBL
43#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021aqds/ls102xa_pbi.cfg
44#endif
45
46#ifdef CONFIG_SD_BOOT
Alison Wang70097022016-02-02 15:16:23 +080047#ifdef CONFIG_SD_BOOT_QSPI
48#define CONFIG_SYS_FSL_PBL_RCW \
49 board/freescale/ls1021aqds/ls102xa_rcw_sd_qspi.cfg
50#else
51#define CONFIG_SYS_FSL_PBL_RCW \
52 board/freescale/ls1021aqds/ls102xa_rcw_sd_ifc.cfg
53#endif
Alison Wang86949c22014-12-03 15:00:47 +080054#define CONFIG_SPL_FRAMEWORK
55#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
Alison Wang86949c22014-12-03 15:00:47 +080056
57#define CONFIG_SPL_TEXT_BASE 0x10000000
58#define CONFIG_SPL_MAX_SIZE 0x1a000
59#define CONFIG_SPL_STACK 0x1001d000
60#define CONFIG_SPL_PAD_TO 0x1c000
61#define CONFIG_SYS_TEXT_BASE 0x82000000
62
tang yuantian41ba57d2014-12-17 12:58:05 +080063#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
64 CONFIG_SYS_MONITOR_LEN)
Alison Wang86949c22014-12-03 15:00:47 +080065#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
66#define CONFIG_SPL_BSS_START_ADDR 0x80100000
67#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Alison Wang7ee52af2015-10-30 22:45:38 +080068#define CONFIG_SYS_MONITOR_LEN 0xc0000
Alison Wang86949c22014-12-03 15:00:47 +080069#endif
70
Alison Wangd612f0a2014-12-09 17:38:02 +080071#ifdef CONFIG_QSPI_BOOT
72#define CONFIG_SYS_TEXT_BASE 0x40010000
Alison Wang70097022016-02-02 15:16:23 +080073#endif
74
Alison Wang8ab967b2014-12-09 17:38:14 +080075#ifdef CONFIG_NAND_BOOT
76#define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021aqds/ls102xa_rcw_nand.cfg
77#define CONFIG_SPL_FRAMEWORK
78#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
Alison Wang8ab967b2014-12-09 17:38:14 +080079
80#define CONFIG_SPL_TEXT_BASE 0x10000000
81#define CONFIG_SPL_MAX_SIZE 0x1a000
82#define CONFIG_SPL_STACK 0x1001d000
83#define CONFIG_SPL_PAD_TO 0x1c000
84#define CONFIG_SYS_TEXT_BASE 0x82000000
85
86#define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10)
87#define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
88#define CONFIG_SYS_NAND_PAGE_SIZE 2048
89#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
90#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
91
92#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
93#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
94#define CONFIG_SPL_BSS_START_ADDR 0x80100000
95#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
96#define CONFIG_SYS_MONITOR_LEN 0x80000
97#endif
98
Wang Huan550e3dc2014-09-05 13:52:44 +080099#ifndef CONFIG_SYS_TEXT_BASE
Alison Wang1c69a512015-04-21 16:04:38 +0800100#define CONFIG_SYS_TEXT_BASE 0x60100000
Wang Huan550e3dc2014-09-05 13:52:44 +0800101#endif
102
103#define CONFIG_NR_DRAM_BANKS 1
104
105#define CONFIG_DDR_SPD
106#define SPD_EEPROM_ADDRESS 0x51
107#define CONFIG_SYS_SPD_BUS_NUM 0
Wang Huan550e3dc2014-09-05 13:52:44 +0800108
109#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
York Sunc7eae7f2014-09-11 13:32:07 -0700110#ifndef CONFIG_SYS_FSL_DDR4
York Sunc7eae7f2014-09-11 13:32:07 -0700111#define CONFIG_SYS_DDR_RAW_TIMING
112#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800113#define CONFIG_DIMM_SLOTS_PER_CTLR 1
114#define CONFIG_CHIP_SELECTS_PER_CTRL 4
115
116#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
117#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
118
119#define CONFIG_DDR_ECC
120#ifdef CONFIG_DDR_ECC
121#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
122#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
123#endif
124
Alison Wang4c59ab92014-12-09 17:37:49 +0800125#if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
126 !defined(CONFIG_QSPI_BOOT)
Zhao Qiang63e75fd2014-09-26 16:25:32 +0800127#define CONFIG_U_QE
128#endif
129
Wang Huan550e3dc2014-09-05 13:52:44 +0800130/*
131 * IFC Definitions
132 */
Alison Wang70097022016-02-02 15:16:23 +0800133#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huan550e3dc2014-09-05 13:52:44 +0800134#define CONFIG_FSL_IFC
135#define CONFIG_SYS_FLASH_BASE 0x60000000
136#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
137
138#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
139#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
140 CSPR_PORT_SIZE_16 | \
141 CSPR_MSEL_NOR | \
142 CSPR_V)
143#define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
144#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
145 + 0x8000000) | \
146 CSPR_PORT_SIZE_16 | \
147 CSPR_MSEL_NOR | \
148 CSPR_V)
149#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
150
151#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
152 CSOR_NOR_TRHZ_80)
153#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
154 FTIM0_NOR_TEADC(0x5) | \
155 FTIM0_NOR_TEAHC(0x5))
156#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
157 FTIM1_NOR_TRAD_NOR(0x1a) | \
158 FTIM1_NOR_TSEQRAD_NOR(0x13))
159#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
160 FTIM2_NOR_TCH(0x4) | \
161 FTIM2_NOR_TWPH(0xe) | \
162 FTIM2_NOR_TWP(0x1c))
163#define CONFIG_SYS_NOR_FTIM3 0
164
165#define CONFIG_FLASH_CFI_DRIVER
166#define CONFIG_SYS_FLASH_CFI
167#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
168#define CONFIG_SYS_FLASH_QUIET_TEST
169#define CONFIG_FLASH_SHOW_PROGRESS 45
170#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
Yuan Yao272c5262014-10-17 15:26:34 +0800171#define CONFIG_SYS_WRITE_SWAPPED_DATA
Wang Huan550e3dc2014-09-05 13:52:44 +0800172
173#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
174#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
175#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
176#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
177
178#define CONFIG_SYS_FLASH_EMPTY_INFO
179#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
180 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
181
182/*
183 * NAND Flash Definitions
184 */
185#define CONFIG_NAND_FSL_IFC
186
187#define CONFIG_SYS_NAND_BASE 0x7e800000
188#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
189
190#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
191
192#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
193 | CSPR_PORT_SIZE_8 \
194 | CSPR_MSEL_NAND \
195 | CSPR_V)
196#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
197#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
198 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
199 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
200 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
201 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
202 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
203 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
204
205#define CONFIG_SYS_NAND_ONFI_DETECTION
206
207#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
208 FTIM0_NAND_TWP(0x18) | \
209 FTIM0_NAND_TWCHT(0x7) | \
210 FTIM0_NAND_TWH(0xa))
211#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
212 FTIM1_NAND_TWBE(0x39) | \
213 FTIM1_NAND_TRR(0xe) | \
214 FTIM1_NAND_TRP(0x18))
215#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
216 FTIM2_NAND_TREH(0xa) | \
217 FTIM2_NAND_TWHRE(0x1e))
218#define CONFIG_SYS_NAND_FTIM3 0x0
219
220#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
221#define CONFIG_SYS_MAX_NAND_DEVICE 1
Wang Huan550e3dc2014-09-05 13:52:44 +0800222#define CONFIG_CMD_NAND
223
224#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Alison Wangd612f0a2014-12-09 17:38:02 +0800225#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800226
227/*
228 * QIXIS Definitions
229 */
230#define CONFIG_FSL_QIXIS
231
232#ifdef CONFIG_FSL_QIXIS
233#define QIXIS_BASE 0x7fb00000
234#define QIXIS_BASE_PHYS QIXIS_BASE
235#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
236#define QIXIS_LBMAP_SWITCH 6
237#define QIXIS_LBMAP_MASK 0x0f
238#define QIXIS_LBMAP_SHIFT 0
239#define QIXIS_LBMAP_DFLTBANK 0x00
240#define QIXIS_LBMAP_ALTBANK 0x04
Hongbo Zhangaeb901f2016-07-21 18:09:38 +0800241#define QIXIS_PWR_CTL 0x21
242#define QIXIS_PWR_CTL_POWEROFF 0x80
Wang Huan550e3dc2014-09-05 13:52:44 +0800243#define QIXIS_RST_CTL_RESET 0x44
244#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
245#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
246#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Hongbo Zhang349cfc92016-08-19 17:20:31 +0800247#define QIXIS_CTL_SYS 0x5
248#define QIXIS_CTL_SYS_EVTSW_MASK 0x0c
249#define QIXIS_CTL_SYS_EVTSW_IRQ 0x04
250#define QIXIS_RST_FORCE_3 0x45
251#define QIXIS_RST_FORCE_3_PCIESLOT1 0x80
252#define QIXIS_PWR_CTL2 0x21
253#define QIXIS_PWR_CTL2_PCTL 0x2
Wang Huan550e3dc2014-09-05 13:52:44 +0800254
255#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
256#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
257 CSPR_PORT_SIZE_8 | \
258 CSPR_MSEL_GPCM | \
259 CSPR_V)
260#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
261#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
262 CSOR_NOR_NOR_MODE_AVD_NOR | \
263 CSOR_NOR_TRHZ_80)
264
265/*
266 * QIXIS Timing parameters for IFC GPCM
267 */
268#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \
269 FTIM0_GPCM_TEADC(0xe) | \
270 FTIM0_GPCM_TEAHC(0xe))
271#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \
272 FTIM1_GPCM_TRAD(0x1f))
273#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \
274 FTIM2_GPCM_TCH(0xe) | \
275 FTIM2_GPCM_TWP(0xf0))
276#define CONFIG_SYS_FPGA_FTIM3 0x0
277#endif
278
Alison Wang8ab967b2014-12-09 17:38:14 +0800279#if defined(CONFIG_NAND_BOOT)
280#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
281#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
282#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
283#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
284#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
285#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
286#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
287#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
288#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
289#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
290#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
291#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
292#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
293#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
294#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
295#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
296#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
297#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
298#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
299#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
300#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
301#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
302#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
303#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
304#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
305#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
306#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
307#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
308#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
309#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
310#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
311#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
312#else
Wang Huan550e3dc2014-09-05 13:52:44 +0800313#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
314#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
315#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
316#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
317#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
318#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
319#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
320#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
321#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
322#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
323#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
324#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
325#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
326#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
327#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
328#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
329#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
330#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
331#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
332#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
333#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
334#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
335#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
336#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
337#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
338#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
339#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
340#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
341#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
342#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
343#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
344#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
Alison Wang8ab967b2014-12-09 17:38:14 +0800345#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800346
347/*
348 * Serial Port
349 */
Alison Wang8fc21212015-01-04 15:30:58 +0800350#ifdef CONFIG_LPUART
Alison Wang8fc21212015-01-04 15:30:58 +0800351#define CONFIG_LPUART_32B_REG
352#else
Wang Huan550e3dc2014-09-05 13:52:44 +0800353#define CONFIG_CONS_INDEX 1
Wang Huan550e3dc2014-09-05 13:52:44 +0800354#define CONFIG_SYS_NS16550_SERIAL
York Sund83b47b2016-02-08 13:04:17 -0800355#ifndef CONFIG_DM_SERIAL
Wang Huan550e3dc2014-09-05 13:52:44 +0800356#define CONFIG_SYS_NS16550_REG_SIZE 1
York Sund83b47b2016-02-08 13:04:17 -0800357#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800358#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Alison Wang8fc21212015-01-04 15:30:58 +0800359#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800360
Wang Huan550e3dc2014-09-05 13:52:44 +0800361/*
362 * I2C
363 */
Wang Huan550e3dc2014-09-05 13:52:44 +0800364#define CONFIG_SYS_I2C
365#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)03544c62015-09-21 22:43:38 +0200366#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
367#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf8cb1012015-03-20 10:20:40 -0700368#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
Wang Huan550e3dc2014-09-05 13:52:44 +0800369
370/*
371 * I2C bus multiplexer
372 */
373#define I2C_MUX_PCA_ADDR_PRI 0x77
374#define I2C_MUX_CH_DEFAULT 0x8
Xiubo Lidd048322014-12-16 14:50:33 +0800375#define I2C_MUX_CH_CH7301 0xC
Wang Huan550e3dc2014-09-05 13:52:44 +0800376
377/*
378 * MMC
379 */
Wang Huan550e3dc2014-09-05 13:52:44 +0800380#define CONFIG_FSL_ESDHC
Wang Huan550e3dc2014-09-05 13:52:44 +0800381
Haikun Wange5493d42015-06-29 13:08:46 +0530382/* SPI */
Alison Wang70097022016-02-02 15:16:23 +0800383#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Haikun Wange5493d42015-06-29 13:08:46 +0530384/* QSPI */
Alison Wangd612f0a2014-12-09 17:38:02 +0800385#define QSPI0_AMBA_BASE 0x40000000
386#define FSL_QSPI_FLASH_SIZE (1 << 24)
387#define FSL_QSPI_FLASH_NUM 2
Haikun Wange5493d42015-06-29 13:08:46 +0530388
389/* DSPI */
Haikun Wange5493d42015-06-29 13:08:46 +0530390
391/* DM SPI */
392#if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
Haikun Wange5493d42015-06-29 13:08:46 +0530393#define CONFIG_DM_SPI_FLASH
Jagan Teki68124842015-06-27 22:04:55 +0530394#define CONFIG_SPI_FLASH_DATAFLASH
Haikun Wange5493d42015-06-29 13:08:46 +0530395#endif
Alison Wangd612f0a2014-12-09 17:38:02 +0800396#endif
397
Wang Huan550e3dc2014-09-05 13:52:44 +0800398/*
Nikhil Badola8776cb22014-10-17 11:37:25 +0530399 * USB
400 */
Ramneek Mehresh081a1b72015-05-29 14:47:22 +0530401/* EHCI Support - disbaled by default */
402/*#define CONFIG_HAS_FSL_DR_USB*/
Nikhil Badola8776cb22014-10-17 11:37:25 +0530403
404#ifdef CONFIG_HAS_FSL_DR_USB
405#define CONFIG_USB_EHCI
Nikhil Badola8776cb22014-10-17 11:37:25 +0530406#define CONFIG_USB_EHCI_FSL
407#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Nikhil Badola8776cb22014-10-17 11:37:25 +0530408#endif
Ramneek Mehresh081a1b72015-05-29 14:47:22 +0530409
410/*XHCI Support - enabled by default*/
411#define CONFIG_HAS_FSL_XHCI_USB
412
413#ifdef CONFIG_HAS_FSL_XHCI_USB
414#define CONFIG_USB_XHCI_FSL
Ramneek Mehresh081a1b72015-05-29 14:47:22 +0530415#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
416#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
417#endif
418
Nikhil Badola8776cb22014-10-17 11:37:25 +0530419/*
Xiubo Lidd048322014-12-16 14:50:33 +0800420 * Video
421 */
Sanchayan Maityb215fb32017-04-11 11:12:09 +0530422#ifdef CONFIG_VIDEO_FSL_DCU_FB
Xiubo Lidd048322014-12-16 14:50:33 +0800423#define CONFIG_VIDEO_LOGO
424#define CONFIG_VIDEO_BMP_LOGO
425
426#define CONFIG_FSL_DIU_CH7301
427#define CONFIG_SYS_I2C_DVI_BUS_NUM 0
428#define CONFIG_SYS_I2C_QIXIS_ADDR 0x66
429#define CONFIG_SYS_I2C_DVI_ADDR 0x75
430#endif
431
432/*
Wang Huan550e3dc2014-09-05 13:52:44 +0800433 * eTSEC
434 */
435#define CONFIG_TSEC_ENET
436
437#ifdef CONFIG_TSEC_ENET
438#define CONFIG_MII
439#define CONFIG_MII_DEFAULT_TSEC 3
440#define CONFIG_TSEC1 1
441#define CONFIG_TSEC1_NAME "eTSEC1"
442#define CONFIG_TSEC2 1
443#define CONFIG_TSEC2_NAME "eTSEC2"
444#define CONFIG_TSEC3 1
445#define CONFIG_TSEC3_NAME "eTSEC3"
446
447#define TSEC1_PHY_ADDR 1
448#define TSEC2_PHY_ADDR 2
449#define TSEC3_PHY_ADDR 3
450
451#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
452#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
453#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
454
455#define TSEC1_PHYIDX 0
456#define TSEC2_PHYIDX 0
457#define TSEC3_PHYIDX 0
458
459#define CONFIG_ETHPRIME "eTSEC1"
460
461#define CONFIG_PHY_GIGE
462#define CONFIG_PHYLIB
463#define CONFIG_PHY_REALTEK
464
465#define CONFIG_HAS_ETH0
466#define CONFIG_HAS_ETH1
467#define CONFIG_HAS_ETH2
468
469#define CONFIG_FSL_SGMII_RISER 1
470#define SGMII_RISER_PHY_OFFSET 0x1b
471
472#ifdef CONFIG_FSL_SGMII_RISER
473#define CONFIG_SYS_TBIPA_VALUE 8
474#endif
475
476#endif
Minghuan Lianda419022014-10-31 13:43:44 +0800477
478/* PCIe */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400479#define CONFIG_PCIE1 /* PCIE controller 1 */
480#define CONFIG_PCIE2 /* PCIE controller 2 */
Minghuan Lianda419022014-10-31 13:43:44 +0800481
Minghuan Lian180b8682015-01-21 17:29:19 +0800482#ifdef CONFIG_PCI
Minghuan Lian180b8682015-01-21 17:29:19 +0800483#define CONFIG_PCI_SCAN_SHOW
484#define CONFIG_CMD_PCI
Minghuan Lian180b8682015-01-21 17:29:19 +0800485#endif
486
Wang Huan550e3dc2014-09-05 13:52:44 +0800487#define CONFIG_CMDLINE_TAG
488#define CONFIG_CMDLINE_EDITING
Alison Wang86949c22014-12-03 15:00:47 +0800489
Xiubo Li1a2826f2014-11-21 17:40:57 +0800490#define CONFIG_PEN_ADDR_BIG_ENDIAN
Mingkai Hu435acd82015-10-26 19:47:41 +0800491#define CONFIG_LAYERSCAPE_NS_ACCESS
Xiubo Li1a2826f2014-11-21 17:40:57 +0800492#define CONFIG_SMP_PEN_ADDR 0x01ee0200
Andre Przywarae4916e82017-02-16 01:20:19 +0000493#define COUNTER_FREQUENCY 12500000
Xiubo Li1a2826f2014-11-21 17:40:57 +0800494
Wang Huan550e3dc2014-09-05 13:52:44 +0800495#define CONFIG_HWCONFIG
Zhuoyu Zhang03c22442015-08-17 18:55:12 +0800496#define HWCONFIG_BUFFER_SIZE 256
497
498#define CONFIG_FSL_DEVICE_DISABLE
Wang Huan550e3dc2014-09-05 13:52:44 +0800499
Wang Huan550e3dc2014-09-05 13:52:44 +0800500
Zhao Qiang713bf942015-09-16 16:20:42 +0800501#define CONFIG_SYS_QE_FW_ADDR 0x600c0000
Zhao Qiang63e75fd2014-09-26 16:25:32 +0800502
Alison Wang8fc21212015-01-04 15:30:58 +0800503#ifdef CONFIG_LPUART
504#define CONFIG_EXTRA_ENV_SETTINGS \
505 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
Alison Wang99fe4542015-11-05 11:16:26 +0800506 "fdt_high=0xffffffff\0" \
507 "initrd_high=0xffffffff\0" \
Alison Wang8fc21212015-01-04 15:30:58 +0800508 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
509#else
Wang Huan550e3dc2014-09-05 13:52:44 +0800510#define CONFIG_EXTRA_ENV_SETTINGS \
511 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
Alison Wang99fe4542015-11-05 11:16:26 +0800512 "fdt_high=0xffffffff\0" \
513 "initrd_high=0xffffffff\0" \
Wang Huan550e3dc2014-09-05 13:52:44 +0800514 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
Alison Wang8fc21212015-01-04 15:30:58 +0800515#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800516
517/*
518 * Miscellaneous configurable options
519 */
520#define CONFIG_SYS_LONGHELP /* undef to save memory */
Wang Huan550e3dc2014-09-05 13:52:44 +0800521#define CONFIG_AUTO_COMPLETE
522#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
523#define CONFIG_SYS_PBSIZE \
524 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
525#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
526#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
527
Wang Huan550e3dc2014-09-05 13:52:44 +0800528#define CONFIG_SYS_MEMTEST_START 0x80000000
529#define CONFIG_SYS_MEMTEST_END 0x9fffffff
530
531#define CONFIG_SYS_LOAD_ADDR 0x82000000
Wang Huan550e3dc2014-09-05 13:52:44 +0800532
Xiubo Li660673a2014-11-21 17:40:59 +0800533#define CONFIG_LS102XA_STREAM_ID
534
Wang Huan550e3dc2014-09-05 13:52:44 +0800535#define CONFIG_SYS_INIT_SP_OFFSET \
536 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
537#define CONFIG_SYS_INIT_SP_ADDR \
538 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
539
Alison Wang86949c22014-12-03 15:00:47 +0800540#ifdef CONFIG_SPL_BUILD
541#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
542#else
Wang Huan550e3dc2014-09-05 13:52:44 +0800543#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Alison Wang86949c22014-12-03 15:00:47 +0800544#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800545
546/*
547 * Environment
548 */
549#define CONFIG_ENV_OVERWRITE
550
Alison Wang86949c22014-12-03 15:00:47 +0800551#if defined(CONFIG_SD_BOOT)
552#define CONFIG_ENV_OFFSET 0x100000
553#define CONFIG_ENV_IS_IN_MMC
554#define CONFIG_SYS_MMC_ENV_DEV 0
555#define CONFIG_ENV_SIZE 0x2000
Alison Wangd612f0a2014-12-09 17:38:02 +0800556#elif defined(CONFIG_QSPI_BOOT)
557#define CONFIG_ENV_IS_IN_SPI_FLASH
558#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
559#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
560#define CONFIG_ENV_SECT_SIZE 0x10000
Alison Wang8ab967b2014-12-09 17:38:14 +0800561#elif defined(CONFIG_NAND_BOOT)
562#define CONFIG_ENV_IS_IN_NAND
563#define CONFIG_ENV_SIZE 0x2000
564#define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
Alison Wang86949c22014-12-03 15:00:47 +0800565#else
Wang Huan550e3dc2014-09-05 13:52:44 +0800566#define CONFIG_ENV_IS_IN_FLASH
567#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
568#define CONFIG_ENV_SIZE 0x2000
569#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Alison Wang86949c22014-12-03 15:00:47 +0800570#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800571
Ruchika Gupta4ba4a092014-10-15 11:39:06 +0530572#define CONFIG_MISC_INIT_R
573
574/* Hash command with SHA acceleration supported in hardware */
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530575#ifdef CONFIG_FSL_CAAM
Ruchika Gupta4ba4a092014-10-15 11:39:06 +0530576#define CONFIG_CMD_HASH
577#define CONFIG_SHA_HW_ACCEL
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530578#endif
579
580#include <asm/fsl_secure_boot.h>
Alison Wangcc7b8b92016-01-15 15:29:32 +0800581#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Ruchika Gupta4ba4a092014-10-15 11:39:06 +0530582
Wang Huan550e3dc2014-09-05 13:52:44 +0800583#endif