blob: a1e2ae975321ccb3dd7c3912ff0d9eac2e174afd [file] [log] [blame]
wdenk8b0bfc62005-04-03 23:11:38 +00001/*
2 * Copyright (C) 2004 Arabella Software Ltd.
3 * Yuli Barcohen <yuli@arabellasw.com>
4 *
5 * U-Boot configuration for Analogue&Micro Rattler boards.
6 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
wdenk8b0bfc62005-04-03 23:11:38 +00008 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13#ifdef CONFIG_MPC8248
14#define CPU_ID_STR "MPC8248"
15#else
wdenk8b0bfc62005-04-03 23:11:38 +000016#define CPU_ID_STR "MPC8250"
17#endif /* CONFIG_MPC8248 */
18
Wolfgang Denk2ae18242010-10-06 09:05:45 +020019#define CONFIG_SYS_TEXT_BASE 0xFE000000
20
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050021#define CONFIG_CPM2 1 /* Has a CPM2 */
22
wdenk8b0bfc62005-04-03 23:11:38 +000023#define CONFIG_RATTLER /* Analogue&Micro Rattler board */
24
wdenk8b0bfc62005-04-03 23:11:38 +000025/* Allow serial number (serial#) and MAC address (ethaddr) to be overwritten */
26#define CONFIG_ENV_OVERWRITE
27
28/*
29 * Select serial console configuration
30 *
31 * If either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
32 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
33 * for SCC).
34 */
35#define CONFIG_CONS_ON_SMC /* Console is on SMC */
36#undef CONFIG_CONS_ON_SCC /* It's not on SCC */
37#undef CONFIG_CONS_NONE /* It's not on external UART */
38#define CONFIG_CONS_INDEX 1 /* SMC1 is used for console */
39
40/*
41 * Select ethernet configuration
42 *
43 * If either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected,
44 * then CONFIG_ETHER_INDEX must be set to the channel number (1-4 for
45 * SCC, 1-3 for FCC)
46 *
47 * If CONFIG_ETHER_NONE is defined, then either the ethernet routines
Jon Loeliger639221c2007-07-09 17:15:49 -050048 * must be defined elsewhere (as for the console), or CONFIG_CMD_NET
49 * must be unset.
wdenk8b0bfc62005-04-03 23:11:38 +000050 */
51#undef CONFIG_ETHER_ON_SCC /* Ethernet is not on SCC */
52#define CONFIG_ETHER_ON_FCC /* Ethernet is on FCC */
53#undef CONFIG_ETHER_NONE /* No external Ethernet */
54
55#ifdef CONFIG_ETHER_ON_FCC
56
57#define CONFIG_ETHER_INDEX 1 /* FCC1 is used for Ethernet */
58
59#if (CONFIG_ETHER_INDEX == 1)
60
61/* - Rx clock is CLK11
62 * - Tx clock is CLK10
63 * - BDs/buffers on 60x bus
64 * - Full duplex
65 */
Mike Frysingerd4590da2011-10-17 05:38:58 +000066#define CONFIG_SYS_CMXFCR_MASK1 (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | CMXFCR_TF1CS_MSK)
67#define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11 | CMXFCR_TF1CS_CLK10)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020068#define CONFIG_SYS_CPMFCR_RAMTYPE 0
69#define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
wdenk8b0bfc62005-04-03 23:11:38 +000070
71#elif (CONFIG_ETHER_INDEX == 2)
72
73/* - Rx clock is CLK15
74 * - Tx clock is CLK14
75 * - BDs/buffers on 60x bus
76 * - Full duplex
77 */
Mike Frysingerd4590da2011-10-17 05:38:58 +000078#define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
79#define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK15 | CMXFCR_TF2CS_CLK14)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#define CONFIG_SYS_CPMFCR_RAMTYPE 0
81#define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
wdenk8b0bfc62005-04-03 23:11:38 +000082
83#endif /* CONFIG_ETHER_INDEX */
84
85#define CONFIG_MII /* MII PHY management */
86#define CONFIG_BITBANGMII /* Bit-banged MDIO interface */
87/*
88 * GPIO pins used for bit-banged MII communications
89 */
90#define MDIO_PORT 2 /* Port C */
Luigi 'Comio' Mantellinibe225442009-10-10 12:42:22 +020091#define MDIO_DECLARE volatile ioport_t *iop = ioport_addr ( \
92 (immap_t *) CONFIG_SYS_IMMR, MDIO_PORT )
93#define MDC_DECLARE MDIO_DECLARE
94
wdenk8b0bfc62005-04-03 23:11:38 +000095#define MDIO_ACTIVE (iop->pdir |= 0x00400000)
96#define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
97#define MDIO_READ ((iop->pdat & 0x00400000) != 0)
98
99#define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
100 else iop->pdat &= ~0x00400000
101
102#define MDC(bit) if(bit) iop->pdat |= 0x00800000; \
103 else iop->pdat &= ~0x00800000
104
105#define MIIDELAY udelay(1)
106
107#endif /* CONFIG_ETHER_ON_FCC */
108
109#ifndef CONFIG_8260_CLKIN
110#define CONFIG_8260_CLKIN 100000000 /* in Hz */
111#endif
112
113#define CONFIG_BAUDRATE 38400
114
wdenk8b0bfc62005-04-03 23:11:38 +0000115
Jon Loeligere9a0f8f2007-07-08 15:12:40 -0500116/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -0500117 * BOOTP options
118 */
119#define CONFIG_BOOTP_BOOTFILESIZE
120#define CONFIG_BOOTP_BOOTPATH
121#define CONFIG_BOOTP_GATEWAY
122#define CONFIG_BOOTP_HOSTNAME
123
124
125/*
Jon Loeligere9a0f8f2007-07-08 15:12:40 -0500126 * Command line configuration.
127 */
128#include <config_cmd_default.h>
129
130#define CONFIG_CMD_DHCP
131#define CONFIG_CMD_IMMAP
132#define CONFIG_CMD_JFFS2
133#define CONFIG_CMD_MII
134#define CONFIG_CMD_PING
135
wdenk8b0bfc62005-04-03 23:11:38 +0000136
137#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
138#define CONFIG_BOOTCOMMAND "bootm FE040000" /* autoboot command */
139#define CONFIG_BOOTARGS "root=/dev/mtdblock2 rw mtdparts=phys:1M(ROM)ro,-(root)"
140
Jon Loeligere9a0f8f2007-07-08 15:12:40 -0500141#if defined(CONFIG_CMD_KGDB)
wdenk8b0bfc62005-04-03 23:11:38 +0000142#undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
143#define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
144#undef CONFIG_KGDB_NONE /* define if kgdb on something else */
145#define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */
146#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
147#endif
148
149#define CONFIG_BZIP2 /* include support for bzip2 compressed images */
150#undef CONFIG_WATCHDOG /* disable platform specific watchdog */
151
152/*
153 * Miscellaneous configurable options
154 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_HUSH_PARSER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeligere9a0f8f2007-07-08 15:12:40 -0500157#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk8b0bfc62005-04-03 23:11:38 +0000159#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk8b0bfc62005-04-03 23:11:38 +0000161#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
163#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
164#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk8b0bfc62005-04-03 23:11:38 +0000165
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
167#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
wdenk8b0bfc62005-04-03 23:11:38 +0000168
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk8b0bfc62005-04-03 23:11:38 +0000170
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
wdenk8b0bfc62005-04-03 23:11:38 +0000172
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_FLASH_BASE 0xFE000000
174#define CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200175#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
177#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
wdenk8b0bfc62005-04-03 23:11:38 +0000178
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_DIRECT_FLASH_TFTP
wdenk8b0bfc62005-04-03 23:11:38 +0000180
Jon Loeligere9a0f8f2007-07-08 15:12:40 -0500181#if defined(CONFIG_CMD_JFFS2)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_JFFS2_NUM_BANKS CONFIG_SYS_MAX_FLASH_BANKS
183#define CONFIG_SYS_JFFS2_SORT_FRAGMENTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200184
185/*
186 * JFFS2 partitions
187 *
188 */
189/* No command line, one static partition */
Stefan Roese68d7d652009-03-19 13:30:36 +0100190#undef CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200191#define CONFIG_JFFS2_DEV "nor0"
192#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
193#define CONFIG_JFFS2_PART_OFFSET 0x00100000
194
195/* mtdparts command line support */
196/* Note: fake mtd_id used, no linux mtd map file */
197/*
Stefan Roese68d7d652009-03-19 13:30:36 +0100198#define CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200199#define MTDIDS_DEFAULT "nor0=rattler-0"
200#define MTDPARTS_DEFAULT "mtdparts=rattler-0:-@1m(jffs2)"
201*/
Jon Loeligera1aa0bb2007-07-10 09:22:23 -0500202#endif /* CONFIG_CMD_JFFS2 */
wdenk8b0bfc62005-04-03 23:11:38 +0000203
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200204#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
206#define CONFIG_SYS_RAMBOOT
wdenk8b0bfc62005-04-03 23:11:38 +0000207#endif
208
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
wdenk8b0bfc62005-04-03 23:11:38 +0000210
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200211#define CONFIG_ENV_IS_IN_FLASH
wdenk8b0bfc62005-04-03 23:11:38 +0000212
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200213#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200214#define CONFIG_ENV_SECT_SIZE 0x10000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200216#endif /* CONFIG_ENV_IS_IN_FLASH */
wdenk8b0bfc62005-04-03 23:11:38 +0000217
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_DEFAULT_IMMR 0xFF010000
wdenk8b0bfc62005-04-03 23:11:38 +0000219
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220#define CONFIG_SYS_IMMR 0xF0000000
wdenk8b0bfc62005-04-03 23:11:38 +0000221
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200223#define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in DPRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200224#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk8b0bfc62005-04-03 23:11:38 +0000226
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_SDRAM_BASE 0x00000000
228#define CONFIG_SYS_SDRAM_SIZE 32
229#define CONFIG_SYS_SDRAM_BR (CONFIG_SYS_SDRAM_BASE | 0x00000041)
230#define CONFIG_SYS_SDRAM_OR 0xFE002EC0
wdenk8b0bfc62005-04-03 23:11:38 +0000231
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_SYS_BCSR 0xFC000000
wdenk8b0bfc62005-04-03 23:11:38 +0000233
234/* Hard reset configuration word */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_HRCW_MASTER 0x0A06875A /* Not used - provided by FPGA */
wdenk8b0bfc62005-04-03 23:11:38 +0000236/* No slaves */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_HRCW_SLAVE1 0
238#define CONFIG_SYS_HRCW_SLAVE2 0
239#define CONFIG_SYS_HRCW_SLAVE3 0
240#define CONFIG_SYS_HRCW_SLAVE4 0
241#define CONFIG_SYS_HRCW_SLAVE5 0
242#define CONFIG_SYS_HRCW_SLAVE6 0
243#define CONFIG_SYS_HRCW_SLAVE7 0
wdenk8b0bfc62005-04-03 23:11:38 +0000244
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200245#define CONFIG_SYS_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
246#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk8b0bfc62005-04-03 23:11:38 +0000247
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPUs */
Jon Loeligere9a0f8f2007-07-08 15:12:40 -0500249#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenk8b0bfc62005-04-03 23:11:38 +0000251#endif
252
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_HID0_INIT 0
254#define CONFIG_SYS_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE)
wdenk8b0bfc62005-04-03 23:11:38 +0000255
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_HID2 0
wdenk8b0bfc62005-04-03 23:11:38 +0000257
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200258#define CONFIG_SYS_SIUMCR 0x0E04C000
259#define CONFIG_SYS_SYPCR 0xFFFFFFC3
260#define CONFIG_SYS_BCR 0x00000000
261#define CONFIG_SYS_SCCR SCCR_DFBRG01
wdenk8b0bfc62005-04-03 23:11:38 +0000262
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263#define CONFIG_SYS_RMR RMR_CSRE
264#define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
265#define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
266#define CONFIG_SYS_RCCR 0
wdenk8b0bfc62005-04-03 23:11:38 +0000267
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200268#define CONFIG_SYS_PSDMR 0x8249A452
269#define CONFIG_SYS_PSRT 0x1F
270#define CONFIG_SYS_MPTPR 0x2000
wdenk8b0bfc62005-04-03 23:11:38 +0000271
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | 0x00001001)
273#define CONFIG_SYS_OR0_PRELIM 0xFF001ED6
274#define CONFIG_SYS_BR7_PRELIM (CONFIG_SYS_BCSR | 0x00000801)
275#define CONFIG_SYS_OR7_PRELIM 0xFFFF87F6
wdenk8b0bfc62005-04-03 23:11:38 +0000276
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200277#define CONFIG_SYS_RESET_ADDRESS 0xC0000000
wdenk8b0bfc62005-04-03 23:11:38 +0000278
279#endif /* __CONFIG_H */