blob: fb3fee61031ab3b4955e05d27f0da95805bf4a11 [file] [log] [blame]
TsiChungLiew8ae158c2007-08-16 15:05:11 -05001/*
2 * Configuation settings for the Freescale MCF54455 EVB board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew8ae158c2007-08-16 15:05:11 -05008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
TsiChungLiewe8ee8f32007-10-25 17:16:22 -050014#ifndef _M54455EVB_H
15#define _M54455EVB_H
TsiChungLiew8ae158c2007-08-16 15:05:11 -050016
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050021#define CONFIG_M54455EVB /* M54455EVB board */
22
TsiChungLiew8ae158c2007-08-16 15:05:11 -050023#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew8ae158c2007-08-16 15:05:11 -050025
Angelo Dureghelloc74dda82017-05-14 21:42:27 +020026#define LDS_BOARD_TEXT board/freescale/m54455evb/sbf_dram_init.o (.text*)
27
TsiChungLiew8ae158c2007-08-16 15:05:11 -050028#undef CONFIG_WATCHDOG
29
30#define CONFIG_TIMESTAMP /* Print image info with timestamp */
31
32/*
33 * BOOTP options
34 */
35#define CONFIG_BOOTP_BOOTFILESIZE
TsiChungLiew8ae158c2007-08-16 15:05:11 -050036
TsiChungLiew8ae158c2007-08-16 15:05:11 -050037/* Network configuration */
38#define CONFIG_MCFFEC
39#ifdef CONFIG_MCFFEC
TsiChungLiew8ae158c2007-08-16 15:05:11 -050040# define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050041# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020042# define CONFIG_SYS_DISCOVER_PHY
43# define CONFIG_SYS_RX_ETH_BUFFER 8
44# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050045
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020046# define CONFIG_SYS_FEC0_PINMUX 0
47# define CONFIG_SYS_FEC1_PINMUX 0
48# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
49# define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -050050# define MCFFEC_TOUT_LOOP 50000
51# define CONFIG_HAS_ETH1
52
TsiChungLiew8ae158c2007-08-16 15:05:11 -050053# define CONFIG_ETHPRIME "FEC0"
54# define CONFIG_IPADDR 192.162.1.2
55# define CONFIG_NETMASK 255.255.255.0
56# define CONFIG_SERVERIP 192.162.1.1
57# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew8ae158c2007-08-16 15:05:11 -050058
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020059/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
60# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew8ae158c2007-08-16 15:05:11 -050061# define FECDUPLEX FULL
62# define FECSPEED _100BASET
63# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020064# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
65# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050066# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050068#endif
69
Mario Six5bc05432018-03-28 14:38:20 +020070#define CONFIG_HOSTNAME "M54455EVB"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020071#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew9f751552008-07-23 20:38:53 -050072/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020073#define CONFIG_SYS_LOAD_ADDR2 0x40010013
TsiChungLiew8ae158c2007-08-16 15:05:11 -050074#define CONFIG_EXTRA_ENV_SETTINGS \
75 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020076 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -050077 "loadaddr=0x40010000\0" \
78 "sbfhdr=sbfhdr.bin\0" \
79 "uboot=u-boot.bin\0" \
80 "load=tftp ${loadaddr} ${sbfhdr};" \
Marek Vasut5368c552012-09-23 17:41:24 +020081 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -050082 "upd=run load; run prog\0" \
Jason Jin09933fb2011-08-19 10:10:40 +080083 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew9f751552008-07-23 20:38:53 -050084 "sf erase 0 30000;" \
85 "sf write ${loadaddr} 0 0x30000;" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -050086 "save\0" \
87 ""
TsiChung Liew9f751552008-07-23 20:38:53 -050088#else
89/* Atmel and Intel */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#ifdef CONFIG_SYS_ATMEL_BOOT
91# define CONFIG_SYS_UBOOT_END 0x0403FFFF
92#elif defined(CONFIG_SYS_INTEL_BOOT)
93# define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew9f751552008-07-23 20:38:53 -050094#endif
95#define CONFIG_EXTRA_ENV_SETTINGS \
96 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020097 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -050098 "loadaddr=0x40010000\0" \
99 "uboot=u-boot.bin\0" \
100 "load=tftp ${loadaddr} ${uboot}\0" \
101 "upd=run load; run prog\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200102 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
103 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
104 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
105 __stringify(CONFIG_SYS_UBOOT_END) ";" \
106 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew9f751552008-07-23 20:38:53 -0500107 " ${filesize}; save\0" \
108 ""
109#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500110
111/* ATA configuration */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500112#define CONFIG_IDE_RESET 1
113#define CONFIG_IDE_PREINIT 1
114#define CONFIG_ATAPI
115#undef CONFIG_LBA48
116
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_IDE_MAXBUS 1
118#define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500119
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_ATA_BASE_ADDR 0x90000000
121#define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500122
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
124#define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
125#define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
126#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500127
128/* Realtime clock */
129#define CONFIG_MCFRTC
130#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500132
133/* Timer */
134#define CONFIG_MCFTMR
135#undef CONFIG_MCFPIT
136
137/* I2c */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200138#define CONFIG_SYS_I2C
139#define CONFIG_SYS_I2C_FSL
140#define CONFIG_SYS_FSL_I2C_SPEED 80000
141#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
jason6af3a0e2013-11-06 22:59:08 +0800142#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500144
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500145/* DSPI and Serial Flash */
146#define CONFIG_CF_DSPI
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500147#define CONFIG_HARD_SPI
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_SBFHDR_SIZE 0x13
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500149#ifdef CONFIG_CMD_SPI
TsiChung Liew922cd752008-08-06 19:14:08 -0500150
TsiChung Liewee0a8462009-06-30 14:18:29 +0000151# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
152 DSPI_CTAR_PCSSCK_1CLK | \
153 DSPI_CTAR_PASC(0) | \
154 DSPI_CTAR_PDT(0) | \
155 DSPI_CTAR_CSSCK(0) | \
156 DSPI_CTAR_ASC(0) | \
157 DSPI_CTAR_DT(1))
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500158#endif
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500159
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500160/* PCI */
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500161#ifdef CONFIG_CMD_PCI
TsiChung Liewf33fca22008-03-30 01:19:06 -0500162#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
TsiChungLiew2e72ad02008-01-14 17:11:47 -0600163
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 4
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500165
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_PCI_MEM_BUS 0xA0000000
167#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
168#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500169
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_PCI_IO_BUS 0xB1000000
171#define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
172#define CONFIG_SYS_PCI_IO_SIZE 0x01000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500173
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174#define CONFIG_SYS_PCI_CFG_BUS 0xB0000000
175#define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
176#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500177#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500178
179/* FPGA - Spartan 2 */
180/* experiment
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500181#define CONFIG_FPGA_COUNT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_FPGA_PROG_FEEDBACK
183#define CONFIG_SYS_FPGA_CHECK_CTRLC
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500184*/
185
186/* Input, PCI, Flexbus, and VCO */
187#define CONFIG_EXTRA_CLOCK
188
TsiChung Liew9f751552008-07-23 20:38:53 -0500189#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500190
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500192
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500194
195/*
196 * Low Level Configuration Settings
197 * (address mappings, register initial values, etc.)
198 * You should know what you are doing if you make changes here.
199 */
200
201/*-----------------------------------------------------------------------
202 * Definitions for initial stack pointer and data area (in DPRAM)
203 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200205#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200207#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk553f0982010-10-26 13:32:32 +0200209#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500210
211/*-----------------------------------------------------------------------
212 * Start addresses for the final memory configuration
213 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500215 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216#define CONFIG_SYS_SDRAM_BASE 0x40000000
217#define CONFIG_SYS_SDRAM_BASE1 0x48000000
218#define CONFIG_SYS_SDRAM_SIZE 256 /* SDRAM size in MB */
219#define CONFIG_SYS_SDRAM_CFG1 0x65311610
220#define CONFIG_SYS_SDRAM_CFG2 0x59670000
221#define CONFIG_SYS_SDRAM_CTRL 0xEA0B2000
222#define CONFIG_SYS_SDRAM_EMOD 0x40010000
223#define CONFIG_SYS_SDRAM_MODE 0x00010033
224#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0xAA
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500225
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
227#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500228
TsiChung Liew9f751552008-07-23 20:38:53 -0500229#ifdef CONFIG_CF_SBF
Jason Jin09933fb2011-08-19 10:10:40 +0800230# define CONFIG_SERIAL_BOOT
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200231# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500232#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500234#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
236#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
Jason Jin09933fb2011-08-19 10:10:40 +0800237
238/* Reserve 256 kB for malloc() */
239#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500240
241/*
242 * For booting Linux, the board info and command line data
243 * have to be in the first 8 MB of memory, since this is
244 * the maximum mapped by the Linux kernel during initialization ??
245 */
246/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200247#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500248
TsiChung Liew9f751552008-07-23 20:38:53 -0500249/*
250 * Configuration for environment
Jason Jin09933fb2011-08-19 10:10:40 +0800251 * Environment is not embedded in u-boot. First time runing may have env
252 * crc error warning if there is no correct environment on the flash.
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500253 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500254#ifdef CONFIG_CF_SBF
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200255# define CONFIG_ENV_SPI_CS 1
TsiChung Liew9f751552008-07-23 20:38:53 -0500256#endif
257#undef CONFIG_ENV_OVERWRITE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500258
259/*-----------------------------------------------------------------------
260 * FLASH organization
261 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewee0a8462009-06-30 14:18:29 +0000263# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
264# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS1_BASE
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200265# define CONFIG_ENV_OFFSET 0x30000
266# define CONFIG_ENV_SIZE 0x2000
267# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew9f751552008-07-23 20:38:53 -0500268#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200269#ifdef CONFIG_SYS_ATMEL_BOOT
270# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
271# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
272# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
Jason Jin09933fb2011-08-19 10:10:40 +0800273# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
274# define CONFIG_ENV_SIZE 0x2000
275# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew9f751552008-07-23 20:38:53 -0500276#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200277#ifdef CONFIG_SYS_INTEL_BOOT
278# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
279# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
280# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
281# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200282# define CONFIG_ENV_SIZE 0x2000
283# define CONFIG_ENV_SECT_SIZE 0x20000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500284#endif
285
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286#define CONFIG_SYS_FLASH_CFI
287#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500288
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200289# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewbbf6bbf2009-06-11 12:50:05 +0000290# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200291# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
292# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
293# define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
294# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
295# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
296# define CONFIG_SYS_FLASH_CHECKSUM
297# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500298# define CONFIG_FLASH_CFI_LEGACY
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500299
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500300#ifdef CONFIG_FLASH_CFI_LEGACY
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200301# define CONFIG_SYS_ATMEL_REGION 4
302# define CONFIG_SYS_ATMEL_TOTALSECT 11
303# define CONFIG_SYS_ATMEL_SECT {1, 2, 1, 7}
304# define CONFIG_SYS_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000}
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500305#endif
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500306#endif
307
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500308/*
309 * This is setting for JFFS2 support in u-boot.
310 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
311 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500312#ifdef CONFIG_CMD_JFFS2
313#ifdef CF_STMICRO_BOOT
314# define CONFIG_JFFS2_DEV "nor1"
315# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200316# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH2_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500317#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200318#ifdef CONFIG_SYS_ATMEL_BOOT
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500319# define CONFIG_JFFS2_DEV "nor1"
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500320# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200321# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH1_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500322#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200323#ifdef CONFIG_SYS_INTEL_BOOT
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500324# define CONFIG_JFFS2_DEV "nor0"
325# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200326# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500327#endif
TsiChung Liew9f751552008-07-23 20:38:53 -0500328#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500329
330/*-----------------------------------------------------------------------
331 * Cache Configuration
332 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200333#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500334
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600335#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200336 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600337#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200338 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600339#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
340#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
341#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
342 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
343 CF_ACR_EN | CF_ACR_SM_ALL)
344#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
345 CF_CACR_ICINVA | CF_CACR_EUSP)
346#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
347 CF_CACR_DEC | CF_CACR_DDCM_P | \
348 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
349
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500350/*-----------------------------------------------------------------------
351 * Memory bank definitions
352 */
353/*
354 * CS0 - NOR Flash 1, 2, 4, or 8MB
355 * CS1 - CompactFlash and registers
356 * CS2 - CPLD
357 * CS3 - FPGA
358 * CS4 - Available
359 * CS5 - Available
360 */
361
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362#if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500363 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200364#define CONFIG_SYS_CS0_BASE 0x04000000
365#define CONFIG_SYS_CS0_MASK 0x00070001
366#define CONFIG_SYS_CS0_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500367/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200368#define CONFIG_SYS_CS1_BASE 0x00000000
369#define CONFIG_SYS_CS1_MASK 0x01FF0001
370#define CONFIG_SYS_CS1_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500371
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200372#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS0_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500373#else
374/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200375#define CONFIG_SYS_CS0_BASE 0x00000000
376#define CONFIG_SYS_CS0_MASK 0x01FF0001
377#define CONFIG_SYS_CS0_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500378 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200379#define CONFIG_SYS_CS1_BASE 0x04000000
380#define CONFIG_SYS_CS1_MASK 0x00070001
381#define CONFIG_SYS_CS1_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500382
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200383#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS1_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500384#endif
385
386/* CPLD */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200387#define CONFIG_SYS_CS2_BASE 0x08000000
388#define CONFIG_SYS_CS2_MASK 0x00070001
389#define CONFIG_SYS_CS2_CTRL 0x003f1140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500390
391/* FPGA */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200392#define CONFIG_SYS_CS3_BASE 0x09000000
393#define CONFIG_SYS_CS3_MASK 0x00070001
394#define CONFIG_SYS_CS3_CTRL 0x00000020
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500395
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500396#endif /* _M54455EVB_H */