blob: 940000ea71292e8f6589a5e4bf127754b2828e08 [file] [log] [blame]
Heiko Schocher62ddcf02010-02-18 08:08:25 +01001/*
2 * (C) Copyright 2010
3 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Heiko Schocher62ddcf02010-02-18 08:08:25 +01006 */
7
8#ifndef __CONFIG_KM83XX_H
9#define __CONFIG_KM83XX_H
10
Valentin Longchampa0744282014-10-03 11:45:24 +020011#define CONFIG_SYS_GENERIC_BOARD
12#define CONFIG_DISPLAY_BOARDINFO
13
Heiko Schocher62ddcf02010-02-18 08:08:25 +010014/* include common defines/options for all Keymile boards */
15#include "keymile-common.h"
16#include "km-powerpc.h"
17
Andreas Hubercf736392012-05-04 10:30:16 +020018#ifndef MTDIDS_DEFAULT
19# define MTDIDS_DEFAULT "nor0=boot"
20#endif /* MTDIDS_DEFAULT */
21
22#ifndef MTDPARTS_DEFAULT
23# define MTDPARTS_DEFAULT "mtdparts=" \
Heiko Schocher62ddcf02010-02-18 08:08:25 +010024 "boot:" \
25 "768k(u-boot)," \
26 "128k(env)," \
27 "128k(envred)," \
Andreas Hubercf736392012-05-04 10:30:16 +020028 "-(" CONFIG_KM_UBI_PARTITION_NAME_BOOT ");"
29#endif /* MTDPARTS_DEFAULT */
Heiko Schocher62ddcf02010-02-18 08:08:25 +010030
31#define CONFIG_MISC_INIT_R
32/*
33 * System Clock Setup
34 */
35#define CONFIG_83XX_CLKIN 66000000
36#define CONFIG_SYS_CLK_FREQ 66000000
37#define CONFIG_83XX_PCICLK 66000000
38
39/*
40 * IMMR new address
41 */
42#define CONFIG_SYS_IMMR 0xE0000000
43
44/*
45 * Bus Arbitration Configuration Register (ACR)
46 */
47#define CONFIG_SYS_ACR_PIPE_DEP 3 /* pipeline depth 4 transactions */
48#define CONFIG_SYS_ACR_RPTCNT 3 /* 4 consecutive transactions */
49#define CONFIG_SYS_ACR_APARK 0 /* park bus to master (below) */
50#define CONFIG_SYS_ACR_PARKM 3 /* parking master = QuiccEngine */
51
52/*
53 * DDR Setup
54 */
55#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
56#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
Holger Brunck0f2b7212012-03-21 13:42:46 +010057#define CONFIG_SYS_SDRAM_BASE2 (CONFIG_SYS_SDRAM_BASE + 0x10000000) /* +256M */
58
Heiko Schocher62ddcf02010-02-18 08:08:25 +010059#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
60#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
61 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
62
63#define CFG_83XX_DDR_USES_CS0
64
65/*
66 * Manually set up DDR parameters
67 */
68#define CONFIG_DDR_II
69#define CONFIG_SYS_DDR_SIZE 2048 /* MB */
70
71/*
72 * The reserved memory
73 */
74#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
75#define CONFIG_SYS_FLASH_BASE 0xF0000000
76
77#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
78#define CONFIG_SYS_RAMBOOT
79#endif
80
81/* Reserve 768 kB for Mon */
82#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
83
84/*
85 * Initial RAM Base Address Setup
86 */
87#define CONFIG_SYS_INIT_RAM_LOCK
88#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
89#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* End of used area in RAM */
Heiko Schocher62ddcf02010-02-18 08:08:25 +010090#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
91 GENERATED_GBL_DATA_SIZE)
92
93/*
94 * Init Local Bus Memory Controller:
95 *
96 * Bank Bus Machine PortSz Size Device
97 * ---- --- ------- ------ ----- ------
98 * 0 Local GPCM 16 bit 256MB FLASH
99 * 1 Local GPCM 8 bit 128MB GPIO/PIGGY
100 *
101 */
102/*
103 * FLASH on the Local Bus
104 */
105#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
106#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
107#define CONFIG_SYS_FLASH_SIZE 256 /* max FLASH size is 256M */
108#define CONFIG_SYS_FLASH_PROTECTION
109#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
110
111#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500112#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_256MB)
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100113
114#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500115 BR_PS_16 | /* 16 bit port size */ \
116 BR_MS_GPCM | /* MSEL = GPCM */ \
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100117 BR_V)
118
119#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) | \
120 OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | \
121 OR_GPCM_SCY_5 | \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500122 OR_GPCM_TRLX_SET | OR_GPCM_EAD)
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100123
124#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
125#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
126#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
127
128/*
129 * PRIO1/PIGGY on the local bus CS1
130 */
Heiko Schocher8ed74342011-03-08 10:47:39 +0100131/* Window base at flash base */
132#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_KMBEC_FPGA_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500133#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_128MB)
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100134
Heiko Schocher8ed74342011-03-08 10:47:39 +0100135#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_KMBEC_FPGA_BASE | \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500136 BR_PS_8 | /* 8 bit port size */ \
137 BR_MS_GPCM | /* MSEL = GPCM */ \
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100138 BR_V)
Heiko Schocher8ed74342011-03-08 10:47:39 +0100139#define CONFIG_SYS_OR1_PRELIM (MEG_TO_AM(CONFIG_SYS_KMBEC_FPGA_SIZE) | \
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100140 OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | \
141 OR_GPCM_SCY_2 | \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500142 OR_GPCM_TRLX_SET | OR_GPCM_EAD)
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100143
144/*
145 * Serial Port
146 */
147#define CONFIG_CONS_INDEX 1
148#define CONFIG_SYS_NS16550
149#define CONFIG_SYS_NS16550_SERIAL
150#define CONFIG_SYS_NS16550_REG_SIZE 1
151#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
152
153#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
154#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
155
156/* Pass open firmware flat tree */
157#define CONFIG_OF_LIBFDT
158#define CONFIG_OF_BOARD_SETUP
159#define CONFIG_OF_STDOUT_VIA_ALIAS
160
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100161/*
162 * QE UEC ethernet configuration
163 */
164#define CONFIG_UEC_ETH
165#define CONFIG_ETHPRIME "UEC0"
166
Karlheinz Jerg5bcd64c2013-01-21 03:55:18 +0000167#if !defined(CONFIG_MPC8309)
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100168#define CONFIG_UEC_ETH1 /* GETH1 */
169#define UEC_VERBOSE_DEBUG 1
Karlheinz Jerg5bcd64c2013-01-21 03:55:18 +0000170#endif
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100171
172#ifdef CONFIG_UEC_ETH1
173#define CONFIG_SYS_UEC1_UCC_NUM 3 /* UCC4 */
174#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE /* not used in RMII Mode */
175#define CONFIG_SYS_UEC1_TX_CLK QE_CLK17
176#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
177#define CONFIG_SYS_UEC1_PHY_ADDR 0
178#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
179#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
180#endif
181
182/*
183 * Environment
184 */
185
186#ifndef CONFIG_SYS_RAMBOOT
187#define CONFIG_ENV_IS_IN_FLASH
188#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
189 CONFIG_SYS_MONITOR_LEN)
190#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
191#define CONFIG_ENV_OFFSET (CONFIG_SYS_MONITOR_LEN)
192
193/* Address and size of Redundant Environment Sector */
194#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
195 CONFIG_ENV_SECT_SIZE)
196#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
197
198#else /* CFG_SYS_RAMBOOT */
199#define CONFIG_SYS_NO_FLASH /* Flash is not usable now */
200#define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
201#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
202#define CONFIG_ENV_SIZE 0x2000
203#endif /* CFG_SYS_RAMBOOT */
204
205/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200206#define CONFIG_SYS_I2C
207#define CONFIG_SYS_NUM_I2C_BUSES 4
208#define CONFIG_SYS_I2C_MAX_HOPS 1
209#define CONFIG_SYS_I2C_FSL
210#define CONFIG_SYS_FSL_I2C_SPEED 200000
211#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
212#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
213#define CONFIG_SYS_I2C_OFFSET 0x3000
214#define CONFIG_SYS_FSL_I2C2_SPEED 200000
215#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
216#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
217#define CONFIG_SYS_I2C_BUSES {{0, {I2C_NULL_HOP} }, \
218 {0, {{I2C_MUX_PCA9547, 0x70, 2} } }, \
219 {0, {{I2C_MUX_PCA9547, 0x70, 1} } }, \
220 {1, {I2C_NULL_HOP} } }
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100221
Heiko Schocherf3e93612012-10-25 11:07:00 +0200222#define CONFIG_KM_IVM_BUS 2 /* I2C2 (Mux-Port 1)*/
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100223
224/* I2C SYSMON (LM75, AD7414 is almost compatible) */
225#define CONFIG_DTT_LM75 /* ON Semi's LM75 */
226#define CONFIG_DTT_SENSORS {0, 1, 2, 3} /* Sensor addresses */
227#define CONFIG_SYS_DTT_MAX_TEMP 70
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100228#define CONFIG_SYS_DTT_HYSTERESIS 3
Heiko Schocher00f792e2012-10-24 13:48:22 +0200229#define CONFIG_SYS_DTT_BUS_NUM 1
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100230
231#if defined(CONFIG_CMD_NAND)
232#define CONFIG_NAND_KMETER1
233#define CONFIG_SYS_MAX_NAND_DEVICE 1
Heiko Schocher8ed74342011-03-08 10:47:39 +0100234#define CONFIG_SYS_NAND_BASE CONFIG_SYS_KMBEC_FPGA_BASE
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100235#endif
236
237#if defined(CONFIG_PCI)
238#define CONFIG_CMD_PCI
239#endif
240
241/*
242 * For booting Linux, the board info and command line data
243 * have to be in the first 8 MB of memory, since this is
244 * the maximum mapped by the Linux kernel during initialization.
245 */
246#define CONFIG_SYS_BOOTMAPSZ (8 << 20)
247
248/*
249 * Core HID Setup
250 */
251#define CONFIG_SYS_HID0_INIT 0x000000000
252#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
253 HID0_ENABLE_INSTRUCTION_CACHE)
254#define CONFIG_SYS_HID2 HID2_HBE
255
256/*
257 * MMU Setup
258 */
259
260#define CONFIG_HIGH_BATS 1 /* High BATs supported */
261
262/* DDR: cache cacheable */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500263#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100264 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
265#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | \
266 BATU_VS | BATU_VP)
267#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
268#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
269
270/* IMMRBAR & PCI IO: cache-inhibit and guarded */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500271#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_RW | \
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100272 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
273#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_4M | BATU_VS \
274 | BATU_VP)
275#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
276#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
277
278/* PRIO1, PIGGY: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500279#define CONFIG_SYS_IBAT2L (CONFIG_SYS_KMBEC_FPGA_BASE | BATL_PP_RW | \
Heiko Schocher8ed74342011-03-08 10:47:39 +0100280 BATL_MEMCOHERENCE)
281#define CONFIG_SYS_IBAT2U (CONFIG_SYS_KMBEC_FPGA_BASE | BATU_BL_128M | \
282 BATU_VS | BATU_VP)
Joe Hershberger72cd4082011-10-11 23:57:28 -0500283#define CONFIG_SYS_DBAT2L (CONFIG_SYS_KMBEC_FPGA_BASE | BATL_PP_RW | \
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100284 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
285#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
286
287/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500288#define CONFIG_SYS_IBAT3L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100289 BATL_MEMCOHERENCE)
290#define CONFIG_SYS_IBAT3U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | \
291 BATU_VS | BATU_VP)
Joe Hershberger72cd4082011-10-11 23:57:28 -0500292#define CONFIG_SYS_DBAT3L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100293 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
294#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
295
296/* Stack in dcache: cacheable, no memory coherence */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500297#define CONFIG_SYS_IBAT4L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100298#define CONFIG_SYS_IBAT4U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | \
299 BATU_VS | BATU_VP)
300#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
301#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
302
303/*
304 * Internal Definitions
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100305 */
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100306#define BOOTFLASH_START 0xF0000000
307
308#define CONFIG_KM_CONSOLE_TTY "ttyS0"
309
310/*
311 * Environment Configuration
312 */
313#define CONFIG_ENV_OVERWRITE
314#ifndef CONFIG_KM_DEF_ENV /* if not set by keymile-common.h */
315#define CONFIG_KM_DEF_ENV "km-common=empty\0"
316#endif
317
Holger Brunckb648bfc2011-07-04 21:52:52 +0000318#ifndef CONFIG_KM_DEF_ARCH
319#define CONFIG_KM_DEF_ARCH "arch=ppc_82xx\0"
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100320#endif
321
322#define CONFIG_EXTRA_ENV_SETTINGS \
323 CONFIG_KM_DEF_ENV \
Holger Brunckb648bfc2011-07-04 21:52:52 +0000324 CONFIG_KM_DEF_ARCH \
Heiko Schocher62ddcf02010-02-18 08:08:25 +0100325 "newenv=" \
326 "prot off 0xF00C0000 +0x40000 && " \
327 "era 0xF00C0000 +0x40000\0" \
328 "unlock=yes\0" \
329 ""
330
331#if defined(CONFIG_UEC_ETH)
332#define CONFIG_HAS_ETH0
333#endif
334
335#endif /* __CONFIG_KM83XX_H */