blob: 0f9a7e096f1588758fff26a32e898b9553fc434a [file] [log] [blame]
Kim Phillips1c274c42007-07-25 19:25:33 -05001/*
2 * Copyright (C) 2007 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License version 2 as published
6 * by the Free Software Foundation.
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Kim Phillips1c274c42007-07-25 19:25:33 -050012/*
13 * High Level Configuration Options
14 */
15#define CONFIG_E300 1 /* E300 family */
16#define CONFIG_QE 1 /* Has QE */
Peter Tyser2c7920a2009-05-22 17:23:25 -050017#define CONFIG_MPC832x 1 /* MPC832x CPU specific */
Kim Phillips1c274c42007-07-25 19:25:33 -050018
Wolfgang Denk2ae18242010-10-06 09:05:45 +020019#define CONFIG_SYS_TEXT_BASE 0xFE000000
20
Kim Phillips1c274c42007-07-25 19:25:33 -050021/*
22 * System Clock Setup
23 */
24#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
25
26#ifndef CONFIG_SYS_CLK_FREQ
27#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
28#endif
29
30/*
31 * Hardware Reset Configuration Word
32 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020033#define CONFIG_SYS_HRCW_LOW (\
Kim Phillips1c274c42007-07-25 19:25:33 -050034 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
35 HRCWL_DDR_TO_SCB_CLK_2X1 |\
36 HRCWL_VCO_1X2 |\
37 HRCWL_CSB_TO_CLKIN_2X1 |\
38 HRCWL_CORE_TO_CSB_2_5X1 |\
39 HRCWL_CE_PLL_VCO_DIV_2 |\
40 HRCWL_CE_PLL_DIV_1X1 |\
41 HRCWL_CE_TO_PLL_1X3)
42
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020043#define CONFIG_SYS_HRCW_HIGH (\
Kim Phillips1c274c42007-07-25 19:25:33 -050044 HRCWH_PCI_HOST |\
45 HRCWH_PCI1_ARBITER_ENABLE |\
46 HRCWH_CORE_ENABLE |\
47 HRCWH_FROM_0X00000100 |\
48 HRCWH_BOOTSEQ_DISABLE |\
49 HRCWH_SW_WATCHDOG_DISABLE |\
50 HRCWH_ROM_LOC_LOCAL_16BIT |\
51 HRCWH_BIG_ENDIAN |\
52 HRCWH_LALE_NORMAL)
53
54/*
55 * System IO Config
56 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057#define CONFIG_SYS_SICRL 0x00000000
Kim Phillips1c274c42007-07-25 19:25:33 -050058
Kim Phillips1c274c42007-07-25 19:25:33 -050059/*
60 * IMMR new address
61 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062#define CONFIG_SYS_IMMR 0xE0000000
Kim Phillips1c274c42007-07-25 19:25:33 -050063
64/*
Michael Barkowski5bbeea82008-03-20 13:15:34 -040065 * System performance
66 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050068#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
69/* (0-1) Optimize transactions between CSB and the SEC and QUICC Engine block */
70#define CONFIG_SYS_SPCR_OPT 1
Michael Barkowski5bbeea82008-03-20 13:15:34 -040071
72/*
Kim Phillips1c274c42007-07-25 19:25:33 -050073 * DDR Setup
74 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050075#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
76#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Kim Phillips1c274c42007-07-25 19:25:33 -050078
79#undef CONFIG_SPD_EEPROM
80#if defined(CONFIG_SPD_EEPROM)
81/* Determine DDR configuration from I2C interface
82 */
83#define SPD_EEPROM_ADDRESS 0x51 /* DDR SODIMM */
84#else
85/* Manually set up DDR parameters
86 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050087#define CONFIG_SYS_DDR_SIZE 64 /* MB */
88#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger4dde49d2011-10-11 23:57:12 -050089 | CSCONFIG_ROW_BIT_13 \
90 | CSCONFIG_COL_BIT_9)
Michael Barkowski5bbeea82008-03-20 13:15:34 -040091 /* 0x80010101 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050092#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
93 | (0 << TIMING_CFG0_WRT_SHIFT) \
94 | (0 << TIMING_CFG0_RRT_SHIFT) \
95 | (0 << TIMING_CFG0_WWT_SHIFT) \
96 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
97 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
98 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
99 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Michael Barkowskifc549c82008-03-20 13:15:28 -0400100 /* 0x00220802 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500101#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
102 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
103 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
104 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
105 | (3 << TIMING_CFG1_REFREC_SHIFT) \
106 | (2 << TIMING_CFG1_WRREC_SHIFT) \
107 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
108 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Michael Barkowski5bbeea82008-03-20 13:15:34 -0400109 /* 0x26253222 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500110#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
111 | (31 << TIMING_CFG2_CPO_SHIFT) \
112 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
113 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
114 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
115 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
116 | (7 << TIMING_CFG2_FOUR_ACT_SHIFT))
Michael Barkowski5bbeea82008-03-20 13:15:34 -0400117 /* 0x1f9048c7 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_DDR_TIMING_3 0x00000000
119#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Michael Barkowskifc549c82008-03-20 13:15:28 -0400120 /* 0x02000000 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500121#define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
122 | (0x0232 << SDRAM_MODE_SD_SHIFT))
Michael Barkowski5bbeea82008-03-20 13:15:34 -0400123 /* 0x44480232 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500124#define CONFIG_SYS_DDR_MODE2 0x8000c000
125#define CONFIG_SYS_DDR_INTERVAL ((800 << SDRAM_INTERVAL_REFINT_SHIFT) \
126 | (100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Michael Barkowskifc549c82008-03-20 13:15:28 -0400127 /* 0x03200064 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_DDR_CS0_BNDS 0x00000003
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500129#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Michael Barkowskifc549c82008-03-20 13:15:28 -0400130 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500131 | SDRAM_CFG_32_BE)
Michael Barkowskifc549c82008-03-20 13:15:28 -0400132 /* 0x43080000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Kim Phillips1c274c42007-07-25 19:25:33 -0500134#endif
135
136/*
137 * Memory test
138 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
140#define CONFIG_SYS_MEMTEST_START 0x00030000 /* memtest region */
141#define CONFIG_SYS_MEMTEST_END 0x03f00000
Kim Phillips1c274c42007-07-25 19:25:33 -0500142
143/*
144 * The reserved memory
145 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200146#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kim Phillips1c274c42007-07-25 19:25:33 -0500147
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
149#define CONFIG_SYS_RAMBOOT
Kim Phillips1c274c42007-07-25 19:25:33 -0500150#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#undef CONFIG_SYS_RAMBOOT
Kim Phillips1c274c42007-07-25 19:25:33 -0500152#endif
153
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kevin Hao16c8c172016-07-08 11:25:14 +0800155#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Kim Phillipsc8a90642012-06-30 18:29:20 -0500156#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Kim Phillips1c274c42007-07-25 19:25:33 -0500157
158/*
159 * Initial RAM Base Address Setup
160 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500162#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
163#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
164#define CONFIG_SYS_GBL_DATA_OFFSET \
165 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kim Phillips1c274c42007-07-25 19:25:33 -0500166
167/*
168 * Local Bus Configuration & Clock Setup
169 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500170#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
171#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_LBC_LBCR 0x00000000
Kim Phillips1c274c42007-07-25 19:25:33 -0500173
174/*
175 * FLASH on the Local Bus
176 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200178#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500179#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size is 16M */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500181#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Kim Phillips1c274c42007-07-25 19:25:33 -0500182
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500183 /* Window base at flash base */
184#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500185#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
Kim Phillips1c274c42007-07-25 19:25:33 -0500186
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500187#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500188 | BR_PS_16 /* 16 bit port */ \
189 | BR_MS_GPCM /* MSEL = GPCM */ \
190 | BR_V) /* valid */
191#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
192 | OR_GPCM_XAM \
193 | OR_GPCM_CSNT \
194 | OR_GPCM_ACS_DIV2 \
195 | OR_GPCM_XACS \
196 | OR_GPCM_SCY_15 \
197 | OR_GPCM_TRLX_SET \
198 | OR_GPCM_EHTR_SET \
199 | OR_GPCM_EAD)
200 /* 0xFE006FF7 */
Kim Phillips1c274c42007-07-25 19:25:33 -0500201
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500202#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
203#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Kim Phillips1c274c42007-07-25 19:25:33 -0500204
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#undef CONFIG_SYS_FLASH_CHECKSUM
Kim Phillips1c274c42007-07-25 19:25:33 -0500206
207/*
Kim Phillips1c274c42007-07-25 19:25:33 -0500208 * Serial Port
209 */
210#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_NS16550_SERIAL
212#define CONFIG_SYS_NS16550_REG_SIZE 1
213#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kim Phillips1c274c42007-07-25 19:25:33 -0500214
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500216 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Kim Phillips1c274c42007-07-25 19:25:33 -0500217
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
219#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Kim Phillips1c274c42007-07-25 19:25:33 -0500220
221#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Kim Phillipsa059e902010-04-15 17:36:05 -0500222#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Kim Phillips1c274c42007-07-25 19:25:33 -0500223
Kim Phillips1c274c42007-07-25 19:25:33 -0500224/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200225#define CONFIG_SYS_I2C
226#define CONFIG_SYS_I2C_FSL
227#define CONFIG_SYS_FSL_I2C_SPEED 400000
228#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
229#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
230#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Kim Phillips1c274c42007-07-25 19:25:33 -0500231
232/*
Michael Barkowski0fa7a1b2008-03-20 13:15:39 -0400233 * Config on-board EEPROM
Kim Phillips1c274c42007-07-25 19:25:33 -0500234 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
236#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
237#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
238#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Kim Phillips1c274c42007-07-25 19:25:33 -0500239
240/*
241 * General PCI
242 * Addresses are mapped 1-1.
243 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
245#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
246#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
247#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
248#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
249#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
250#define CONFIG_SYS_PCI1_IO_BASE 0xd0000000
251#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
252#define CONFIG_SYS_PCI1_IO_SIZE 0x04000000 /* 64M */
Kim Phillips1c274c42007-07-25 19:25:33 -0500253
254#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000255#define CONFIG_PCI_INDIRECT_BRIDGE
Michael Barkowski8f325cf2008-03-28 15:15:38 -0400256#define CONFIG_PCI_SKIP_HOST_BRIDGE
Kim Phillips1c274c42007-07-25 19:25:33 -0500257
258#undef CONFIG_EEPRO100
259#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Kim Phillips1c274c42007-07-25 19:25:33 -0500261
262#endif /* CONFIG_PCI */
263
Kim Phillips1c274c42007-07-25 19:25:33 -0500264/*
265 * QE UEC ethernet configuration
266 */
267#define CONFIG_UEC_ETH
Kim Phillips78b7a8e2010-07-26 18:34:57 -0500268#define CONFIG_ETHPRIME "UEC0"
Kim Phillips1c274c42007-07-25 19:25:33 -0500269
270#define CONFIG_UEC_ETH1 /* ETH3 */
271
272#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273#define CONFIG_SYS_UEC1_UCC_NUM 2 /* UCC3 */
274#define CONFIG_SYS_UEC1_RX_CLK QE_CLK9
275#define CONFIG_SYS_UEC1_TX_CLK QE_CLK10
276#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
277#define CONFIG_SYS_UEC1_PHY_ADDR 4
Andy Fleming865ff852011-04-13 00:37:12 -0500278#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100279#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
Kim Phillips1c274c42007-07-25 19:25:33 -0500280#endif
281
282#define CONFIG_UEC_ETH2 /* ETH4 */
283
284#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
286#define CONFIG_SYS_UEC2_RX_CLK QE_CLK16
287#define CONFIG_SYS_UEC2_TX_CLK QE_CLK3
288#define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
289#define CONFIG_SYS_UEC2_PHY_ADDR 0
Andy Fleming865ff852011-04-13 00:37:12 -0500290#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100291#define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
Kim Phillips1c274c42007-07-25 19:25:33 -0500292#endif
293
294/*
295 * Environment
296 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#ifndef CONFIG_SYS_RAMBOOT
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500298 #define CONFIG_ENV_ADDR \
299 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200300 #define CONFIG_ENV_SECT_SIZE 0x20000
301 #define CONFIG_ENV_SIZE 0x2000
Kim Phillips1c274c42007-07-25 19:25:33 -0500302#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200304 #define CONFIG_ENV_SIZE 0x2000
Kim Phillips1c274c42007-07-25 19:25:33 -0500305#endif
306
307#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kim Phillips1c274c42007-07-25 19:25:33 -0500309
310/*
311 * BOOTP options
312 */
313#define CONFIG_BOOTP_BOOTFILESIZE
314#define CONFIG_BOOTP_BOOTPATH
315#define CONFIG_BOOTP_GATEWAY
316#define CONFIG_BOOTP_HOSTNAME
317
318/*
319 * Command line configuration.
320 */
Kim Phillips1c274c42007-07-25 19:25:33 -0500321
Kim Phillips1c274c42007-07-25 19:25:33 -0500322#undef CONFIG_WATCHDOG /* watchdog disabled */
323
324/*
325 * Miscellaneous configurable options
326 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500327#define CONFIG_SYS_LONGHELP /* undef to save memory */
328#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips1c274c42007-07-25 19:25:33 -0500329
Kim Phillips1c274c42007-07-25 19:25:33 -0500330/*
331 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700332 * have to be in the first 256 MB of memory, since this is
Kim Phillips1c274c42007-07-25 19:25:33 -0500333 * the maximum mapped by the Linux kernel during initialization.
334 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500335 /* Initial Memory map for Linux */
336#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao63865272016-07-08 11:25:15 +0800337#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kim Phillips1c274c42007-07-25 19:25:33 -0500338
339/*
340 * Core HID Setup
341 */
Kim Phillips1a2e2032010-04-20 19:37:54 -0500342#define CONFIG_SYS_HID0_INIT 0x000000000
343#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
344 HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200345#define CONFIG_SYS_HID2 HID2_HBE
Kim Phillips1c274c42007-07-25 19:25:33 -0500346
347/*
Kim Phillips1c274c42007-07-25 19:25:33 -0500348 * MMU Setup
349 */
Becky Bruce31d82672008-05-08 19:02:12 -0500350#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Kim Phillips1c274c42007-07-25 19:25:33 -0500351
352/* DDR: cache cacheable */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500353#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500354 | BATL_PP_RW \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500355 | BATL_MEMCOHERENCE)
356#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
357 | BATU_BL_256M \
358 | BATU_VS \
359 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200360#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
361#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Kim Phillips1c274c42007-07-25 19:25:33 -0500362
363/* IMMRBAR & PCI IO: cache-inhibit and guarded */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500364#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500365 | BATL_PP_RW \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500366 | BATL_CACHEINHIBIT \
367 | BATL_GUARDEDSTORAGE)
368#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
369 | BATU_BL_4M \
370 | BATU_VS \
371 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200372#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
373#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Kim Phillips1c274c42007-07-25 19:25:33 -0500374
375/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500376#define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500377 | BATL_PP_RW \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500378 | BATL_MEMCOHERENCE)
379#define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \
380 | BATU_BL_32M \
381 | BATU_VS \
382 | BATU_VP)
383#define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500384 | BATL_PP_RW \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500385 | BATL_CACHEINHIBIT \
386 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200387#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Kim Phillips1c274c42007-07-25 19:25:33 -0500388
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200389#define CONFIG_SYS_IBAT3L (0)
390#define CONFIG_SYS_IBAT3U (0)
391#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
392#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Kim Phillips1c274c42007-07-25 19:25:33 -0500393
394/* Stack in dcache: cacheable, no memory coherence */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500395#define CONFIG_SYS_IBAT4L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500396#define CONFIG_SYS_IBAT4U (CONFIG_SYS_INIT_RAM_ADDR \
397 | BATU_BL_128K \
398 | BATU_VS \
399 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200400#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
401#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Kim Phillips1c274c42007-07-25 19:25:33 -0500402
403#ifdef CONFIG_PCI
404/* PCI MEM space: cacheable */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500405#define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_MEM_PHYS \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500406 | BATL_PP_RW \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500407 | BATL_MEMCOHERENCE)
408#define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_MEM_PHYS \
409 | BATU_BL_256M \
410 | BATU_VS \
411 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200412#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
413#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Kim Phillips1c274c42007-07-25 19:25:33 -0500414/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500415#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MMIO_PHYS \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500416 | BATL_PP_RW \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500417 | BATL_CACHEINHIBIT \
418 | BATL_GUARDEDSTORAGE)
419#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MMIO_PHYS \
420 | BATU_BL_256M \
421 | BATU_VS \
422 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200423#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
424#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Kim Phillips1c274c42007-07-25 19:25:33 -0500425#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200426#define CONFIG_SYS_IBAT5L (0)
427#define CONFIG_SYS_IBAT5U (0)
428#define CONFIG_SYS_IBAT6L (0)
429#define CONFIG_SYS_IBAT6U (0)
430#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
431#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
432#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
433#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Kim Phillips1c274c42007-07-25 19:25:33 -0500434#endif
435
436/* Nothing in BAT7 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200437#define CONFIG_SYS_IBAT7L (0)
438#define CONFIG_SYS_IBAT7U (0)
439#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
440#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Kim Phillips1c274c42007-07-25 19:25:33 -0500441
Kim Phillips1c274c42007-07-25 19:25:33 -0500442#if (CONFIG_CMD_KGDB)
443#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Kim Phillips1c274c42007-07-25 19:25:33 -0500444#endif
445
446/*
447 * Environment Configuration
448 */
449#define CONFIG_ENV_OVERWRITE
450
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500451#define CONFIG_HAS_ETH0 /* add support for "ethaddr" */
452#define CONFIG_HAS_ETH1 /* add support for "eth1addr" */
Kim Phillips1c274c42007-07-25 19:25:33 -0500453
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500454/* use mac_read_from_eeprom() to read ethaddr from I2C EEPROM
455 * (see CONFIG_SYS_I2C_EEPROM) */
456 /* MAC address offset in I2C EEPROM */
457#define CONFIG_SYS_I2C_MAC_OFFSET 0x7f00
Michael Barkowski5b2793a2008-03-27 14:34:43 -0400458
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500459#define CONFIG_NETDEV "eth1"
Kim Phillips1c274c42007-07-25 19:25:33 -0500460
461#define CONFIG_HOSTNAME mpc8323erdb
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000462#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000463#define CONFIG_BOOTFILE "uImage"
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500464 /* U-Boot image on TFTP server */
465#define CONFIG_UBOOTPATH "u-boot.bin"
466#define CONFIG_FDTFILE "mpc832x_rdb.dtb"
467#define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot"
Kim Phillips1c274c42007-07-25 19:25:33 -0500468
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500469 /* default location for tftp and bootm */
470#define CONFIG_LOADADDR 800000
Kim Phillips1c274c42007-07-25 19:25:33 -0500471
Kim Phillips1c274c42007-07-25 19:25:33 -0500472#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500473 "netdev=" CONFIG_NETDEV "\0" \
474 "uboot=" CONFIG_UBOOTPATH "\0" \
Kim Phillips1c274c42007-07-25 19:25:33 -0500475 "tftpflash=tftp $loadaddr $uboot;" \
Marek Vasut5368c552012-09-23 17:41:24 +0200476 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
477 " +$filesize; " \
478 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
479 " +$filesize; " \
480 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
481 " $filesize; " \
482 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
483 " +$filesize; " \
484 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
485 " $filesize\0" \
Kim Phillips79f516b2009-08-21 16:34:38 -0500486 "fdtaddr=780000\0" \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500487 "fdtfile=" CONFIG_FDTFILE "\0" \
Kim Phillips1c274c42007-07-25 19:25:33 -0500488 "ramdiskaddr=1000000\0" \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500489 "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \
Kim Phillips1c274c42007-07-25 19:25:33 -0500490 "console=ttyS0\0" \
491 "setbootargs=setenv bootargs " \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500492 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"\
Kim Phillips1c274c42007-07-25 19:25:33 -0500493 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500494 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
495 "$netdev:off "\
Kim Phillips1c274c42007-07-25 19:25:33 -0500496 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
497
498#define CONFIG_NFSBOOTCOMMAND \
499 "setenv rootdev /dev/nfs;" \
500 "run setbootargs;" \
501 "run setipargs;" \
502 "tftp $loadaddr $bootfile;" \
503 "tftp $fdtaddr $fdtfile;" \
504 "bootm $loadaddr - $fdtaddr"
505
506#define CONFIG_RAMBOOTCOMMAND \
507 "setenv rootdev /dev/ram;" \
508 "run setbootargs;" \
509 "tftp $ramdiskaddr $ramdiskfile;" \
510 "tftp $loadaddr $bootfile;" \
511 "tftp $fdtaddr $fdtfile;" \
512 "bootm $loadaddr $ramdiskaddr $fdtaddr"
513
Kim Phillips1c274c42007-07-25 19:25:33 -0500514#endif /* __CONFIG_H */