blob: 6aa40caa7c3d10318e706da343e8d116e2a1206b [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Joe Hamman9e3ed392007-12-13 06:45:14 -06002/*
Paul Gortmaker2738bc82009-09-20 20:36:06 -04003 * Copyright 2007,2009 Wind River Systems <www.windriver.com>
Joe Hamman9e3ed392007-12-13 06:45:14 -06004 * Copyright 2007 Embedded Specialties, Inc.
5 * Copyright 2004, 2007 Freescale Semiconductor.
Joe Hamman9e3ed392007-12-13 06:45:14 -06006 */
7
8/*
9 * sbc8548 board configuration file
Paul Gortmaker2738bc82009-09-20 20:36:06 -040010 * Please refer to doc/README.sbc8548 for more info.
Joe Hamman9e3ed392007-12-13 06:45:14 -060011 */
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
Paul Gortmaker2738bc82009-09-20 20:36:06 -040015/*
16 * Top level Makefile configuration choices
17 */
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020018#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +000019#define CONFIG_PCI_INDIRECT_BRIDGE
Paul Gortmaker2738bc82009-09-20 20:36:06 -040020#define CONFIG_PCI1
21#endif
22
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020023#ifdef CONFIG_66
Paul Gortmaker2738bc82009-09-20 20:36:06 -040024#define CONFIG_SYS_CLK_DIV 1
25#endif
26
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020027#ifdef CONFIG_33
Paul Gortmaker2738bc82009-09-20 20:36:06 -040028#define CONFIG_SYS_CLK_DIV 2
29#endif
30
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020031#ifdef CONFIG_PCIE
Paul Gortmaker2738bc82009-09-20 20:36:06 -040032#define CONFIG_PCIE1
33#endif
34
35/*
36 * High Level Configuration Options
37 */
Joe Hamman9e3ed392007-12-13 06:45:14 -060038
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -050039/*
40 * If you want to boot from the SODIMM flash, instead of the soldered
41 * on flash, set this, and change JP12, SW2:8 accordingly.
42 */
43#undef CONFIG_SYS_ALT_BOOT
44
Joe Hamman9e3ed392007-12-13 06:45:14 -060045#undef CONFIG_RIO
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -040046
47#ifdef CONFIG_PCI
48#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
49#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
50#endif
Joe Hamman9e3ed392007-12-13 06:45:14 -060051
Joe Hamman9e3ed392007-12-13 06:45:14 -060052#define CONFIG_ENV_OVERWRITE
Joe Hamman9e3ed392007-12-13 06:45:14 -060053
Joe Hamman9e3ed392007-12-13 06:45:14 -060054#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
55
Paul Gortmaker2738bc82009-09-20 20:36:06 -040056/*
57 * Below assumes that CCB:SYSCLK remains unchanged at 6:1 via SW2:[1-4]
58 */
59#ifndef CONFIG_SYS_CLK_DIV
60#define CONFIG_SYS_CLK_DIV 1 /* 2, if 33MHz PCI card installed */
61#endif
62#define CONFIG_SYS_CLK_FREQ (66000000 / CONFIG_SYS_CLK_DIV)
Joe Hamman9e3ed392007-12-13 06:45:14 -060063
64/*
65 * These can be toggled for performance analysis, otherwise use default.
66 */
67#define CONFIG_L2_CACHE /* toggle L2 cache */
68#define CONFIG_BTB /* toggle branch predition */
Joe Hamman9e3ed392007-12-13 06:45:14 -060069
70/*
71 * Only possible on E500 Version 2 or newer cores.
72 */
73#define CONFIG_ENABLE_36BIT_PHYS 1
74
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
76#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
77#define CONFIG_SYS_MEMTEST_END 0x00400000
Joe Hamman9e3ed392007-12-13 06:45:14 -060078
Timur Tabie46fedf2011-08-04 18:03:41 -050079#define CONFIG_SYS_CCSRBAR 0xe0000000
80#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Joe Hamman9e3ed392007-12-13 06:45:14 -060081
Kumar Gala33b90792008-08-26 23:15:28 -050082/* DDR Setup */
Paul Gortmaker7e44f2b2011-12-30 23:53:10 -050083#undef CONFIG_DDR_ECC /* only for ECC DDR module */
84/*
85 * A hardware errata caused the LBC SDRAM SPD and the DDR2 SPD
86 * to collide, meaning you couldn't reliably read either. So
87 * physically remove the LBC PC100 SDRAM module from the board
Paul Gortmaker3e3262b2011-12-30 23:53:12 -050088 * before enabling the two SPD options below, or check that you
89 * have the hardware fix on your board via "i2c probe" and looking
90 * for a device at 0x53.
Paul Gortmaker7e44f2b2011-12-30 23:53:10 -050091 */
Kumar Gala33b90792008-08-26 23:15:28 -050092#undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
93#undef CONFIG_DDR_SPD
Joe Hamman9e3ed392007-12-13 06:45:14 -060094
Kumar Gala33b90792008-08-26 23:15:28 -050095#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
96#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
97
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
99#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala33b90792008-08-26 23:15:28 -0500100#define CONFIG_VERY_BIG_RAM
101
Kumar Gala33b90792008-08-26 23:15:28 -0500102#define CONFIG_DIMM_SLOTS_PER_CTLR 1
103#define CONFIG_CHIP_SELECTS_PER_CTRL 2
104
Paul Gortmaker3e3262b2011-12-30 23:53:12 -0500105/*
106 * The hardware fix for the I2C address collision puts the DDR
107 * SPD at 0x53, but if we are running on an older board w/o the
108 * fix, it will still be at 0x51. We check 0x53 1st.
109 */
Kumar Gala33b90792008-08-26 23:15:28 -0500110#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Paul Gortmaker3e3262b2011-12-30 23:53:12 -0500111#define ALT_SPD_EEPROM_ADDRESS 0x53 /* CTLR 0 DIMM 0 */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600112
113/*
114 * Make sure required options are set
115 */
116#ifndef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117 #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Paul Gortmaker2a6b3b72011-12-30 23:53:11 -0500118 #define CONFIG_SYS_DDR_CONTROL 0xc300c000
Joe Hamman9e3ed392007-12-13 06:45:14 -0600119#endif
120
121#undef CONFIG_CLOCKS_IN_MHZ
122
123/*
124 * FLASH on the Local Bus
125 * Two banks, one 8MB the other 64MB, using the CFI driver.
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500126 * JP12+SW2.8 are used to swap CS0 and CS6, defaults are to have
127 * CS0 the 8MB boot flash, and CS6 the 64MB flash.
Joe Hamman9e3ed392007-12-13 06:45:14 -0600128 *
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500129 * Default:
130 * ec00_0000 efff_ffff 64MB SODIMM
131 * ff80_0000 ffff_ffff 8MB soldered flash
132 *
133 * Alternate:
134 * ef80_0000 efff_ffff 8MB soldered flash
135 * fc00_0000 ffff_ffff 64MB SODIMM
136 *
137 * BR0_8M:
Joe Hamman9e3ed392007-12-13 06:45:14 -0600138 * Base address 0 = 0xff80_0000 = BR0[0:16] = 1111 1111 1000 0000 0
139 * Port Size = 8 bits = BRx[19:20] = 01
140 * Use GPCM = BRx[24:26] = 000
141 * Valid = BRx[31] = 1
142 *
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500143 * BR0_64M:
144 * Base address 0 = 0xfc00_0000 = BR0[0:16] = 1111 1100 0000 0000 0
Joe Hamman9e3ed392007-12-13 06:45:14 -0600145 * Port Size = 32 bits = BRx[19:20] = 11
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500146 *
147 * 0 4 8 12 16 20 24 28
148 * 1111 1111 1000 0000 0000 1000 0000 0001 = ff800801 BR0_8M
149 * 1111 1100 0000 0000 0001 1000 0000 0001 = fc001801 BR0_64M
150 */
151#define CONFIG_SYS_BR0_8M 0xff800801
152#define CONFIG_SYS_BR0_64M 0xfc001801
153
154/*
155 * BR6_8M:
156 * Base address 6 = 0xef80_0000 = BR6[0:16] = 1110 1111 1000 0000 0
157 * Port Size = 8 bits = BRx[19:20] = 01
Joe Hamman9e3ed392007-12-13 06:45:14 -0600158 * Use GPCM = BRx[24:26] = 000
159 * Valid = BRx[31] = 1
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500160
161 * BR6_64M:
162 * Base address 6 = 0xec00_0000 = BR6[0:16] = 1110 1100 0000 0000 0
163 * Port Size = 32 bits = BRx[19:20] = 11
Joe Hamman9e3ed392007-12-13 06:45:14 -0600164 *
165 * 0 4 8 12 16 20 24 28
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500166 * 1110 1111 1000 0000 0000 1000 0000 0001 = ef800801 BR6_8M
167 * 1110 1100 0000 0000 0001 1000 0000 0001 = ec001801 BR6_64M
168 */
169#define CONFIG_SYS_BR6_8M 0xef800801
170#define CONFIG_SYS_BR6_64M 0xec001801
171
172/*
173 * OR0_8M:
Joe Hamman9e3ed392007-12-13 06:45:14 -0600174 * Addr Mask = 8M = OR1[0:16] = 1111 1111 1000 0000 0
175 * XAM = OR0[17:18] = 11
176 * CSNT = OR0[20] = 1
177 * ACS = half cycle delay = OR0[21:22] = 11
178 * SCY = 6 = OR0[24:27] = 0110
179 * TRLX = use relaxed timing = OR0[29] = 1
180 * EAD = use external address latch delay = OR0[31] = 1
181 *
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500182 * OR0_64M:
183 * Addr Mask = 64M = OR1[0:16] = 1111 1100 0000 0000 0
Joe Hamman9e3ed392007-12-13 06:45:14 -0600184 *
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500185 *
186 * 0 4 8 12 16 20 24 28
187 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR0_8M
188 * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR0_64M
189 */
190#define CONFIG_SYS_OR0_8M 0xff806e65
191#define CONFIG_SYS_OR0_64M 0xfc006e65
192
193/*
194 * OR6_8M:
195 * Addr Mask = 8M = OR6[0:16] = 1111 1111 1000 0000 0
Joe Hamman9e3ed392007-12-13 06:45:14 -0600196 * XAM = OR6[17:18] = 11
197 * CSNT = OR6[20] = 1
198 * ACS = half cycle delay = OR6[21:22] = 11
199 * SCY = 6 = OR6[24:27] = 0110
200 * TRLX = use relaxed timing = OR6[29] = 1
201 * EAD = use external address latch delay = OR6[31] = 1
202 *
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500203 * OR6_64M:
204 * Addr Mask = 64M = OR6[0:16] = 1111 1100 0000 0000 0
205 *
Joe Hamman9e3ed392007-12-13 06:45:14 -0600206 * 0 4 8 12 16 20 24 28
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500207 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR6_8M
208 * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR6_64M
Joe Hamman9e3ed392007-12-13 06:45:14 -0600209 */
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500210#define CONFIG_SYS_OR6_8M 0xff806e65
211#define CONFIG_SYS_OR6_64M 0xfc006e65
Joe Hamman9e3ed392007-12-13 06:45:14 -0600212
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500213#ifndef CONFIG_SYS_ALT_BOOT /* JP12 in default position */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_BOOT_BLOCK 0xff800000 /* start of 8MB Flash */
Paul Gortmaker3fd673c2011-12-30 23:53:07 -0500215#define CONFIG_SYS_ALT_FLASH 0xec000000 /* 64MB "user" flash */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600216
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500217#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_8M
218#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_8M
Joe Hamman9e3ed392007-12-13 06:45:14 -0600219
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500220#define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_64M
221#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_64M
222#else /* JP12 in alternate position */
223#define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* start 64MB Flash */
224#define CONFIG_SYS_ALT_FLASH 0xef800000 /* 8MB soldered flash */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600225
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500226#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_64M
227#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_64M
228
229#define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_8M
230#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_8M
231#endif
232
233#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_BOOT_BLOCK
Paul Gortmaker9b3ba242009-09-18 19:08:41 -0400234#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, \
235 CONFIG_SYS_ALT_FLASH}
236#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
237#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#undef CONFIG_SYS_FLASH_CHECKSUM
239#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
240#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600241
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200242#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600243
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_FLASH_EMPTY_INFO
Joe Hamman9e3ed392007-12-13 06:45:14 -0600245
246/* CS5 = Local bus peripherals controlled by the EPLD */
247
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_BR5_PRELIM 0xf8000801
249#define CONFIG_SYS_OR5_PRELIM 0xff006e65
250#define CONFIG_SYS_EPLD_BASE 0xf8000000
251#define CONFIG_SYS_LED_DISP_BASE 0xf8000000
252#define CONFIG_SYS_USER_SWITCHES_BASE 0xf8100000
253#define CONFIG_SYS_BD_REV 0xf8300000
254#define CONFIG_SYS_EEPROM_BASE 0xf8b00000
Joe Hamman9e3ed392007-12-13 06:45:14 -0600255
256/*
Paul Gortmaker11d5a622009-09-20 20:36:04 -0400257 * SDRAM on the Local Bus (CS3 and CS4)
Paul Gortmaker7e44f2b2011-12-30 23:53:10 -0500258 * Note that most boards have a hardware errata where both the
259 * LBC SDRAM and the DDR2 SDRAM decode at 0x51, making it impossible
260 * to use CONFIG_DDR_SPD unless you physically remove the LBC DIMM.
Paul Gortmaker3e3262b2011-12-30 23:53:12 -0500261 * A hardware workaround is also available, see README.sbc8548 file.
Joe Hamman9e3ed392007-12-13 06:45:14 -0600262 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
Paul Gortmaker11d5a622009-09-20 20:36:04 -0400264#define CONFIG_SYS_LBC_SDRAM_SIZE 128 /* LBC SDRAM is 128MB */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600265
266/*
Paul Gortmaker11d5a622009-09-20 20:36:04 -0400267 * Base Register 3 and Option Register 3 configure the 1st 1/2 SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200268 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Joe Hamman9e3ed392007-12-13 06:45:14 -0600269 *
270 * For BR3, need:
271 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
272 * port-size = 32-bits = BR2[19:20] = 11
273 * no parity checking = BR2[21:22] = 00
274 * SDRAM for MSEL = BR2[24:26] = 011
275 * Valid = BR[31] = 1
276 *
277 * 0 4 8 12 16 20 24 28
278 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
279 *
280 */
281
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_BR3_PRELIM 0xf0001861
Joe Hamman9e3ed392007-12-13 06:45:14 -0600283
284/*
Paul Gortmaker11d5a622009-09-20 20:36:04 -0400285 * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Joe Hamman9e3ed392007-12-13 06:45:14 -0600286 *
287 * For OR3, need:
288 * 64MB mask for AM, OR3[0:7] = 1111 1100
289 * XAM, OR3[17:18] = 11
290 * 10 columns OR3[19-21] = 011
291 * 12 rows OR3[23-25] = 011
292 * EAD set for extra time OR[31] = 0
293 *
294 * 0 4 8 12 16 20 24 28
295 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
296 */
297
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200298#define CONFIG_SYS_OR3_PRELIM 0xfc006cc0
Joe Hamman9e3ed392007-12-13 06:45:14 -0600299
Paul Gortmaker11d5a622009-09-20 20:36:04 -0400300/*
301 * Base Register 4 and Option Register 4 configure the 2nd 1/2 SDRAM.
302 * The base address, (SDRAM_BASE + 1/2*SIZE), is 0xf4000000.
303 *
304 * For BR4, need:
305 * Base address of 0xf4000000 = BR[0:16] = 1111 0100 0000 0000 0
306 * port-size = 32-bits = BR2[19:20] = 11
307 * no parity checking = BR2[21:22] = 00
308 * SDRAM for MSEL = BR2[24:26] = 011
309 * Valid = BR[31] = 1
310 *
311 * 0 4 8 12 16 20 24 28
312 * 1111 0000 0000 0000 0001 1000 0110 0001 = f4001861
313 *
314 */
315
316#define CONFIG_SYS_BR4_PRELIM 0xf4001861
317
318/*
319 * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
320 *
321 * For OR4, need:
322 * 64MB mask for AM, OR3[0:7] = 1111 1100
323 * XAM, OR3[17:18] = 11
324 * 10 columns OR3[19-21] = 011
325 * 12 rows OR3[23-25] = 011
326 * EAD set for extra time OR[31] = 0
327 *
328 * 0 4 8 12 16 20 24 28
329 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
330 */
331
332#define CONFIG_SYS_OR4_PRELIM 0xfc006cc0
333
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200334#define CONFIG_SYS_LBC_LCRR 0x00000002 /* LB clock ratio reg */
335#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
336#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
337#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Joe Hamman9e3ed392007-12-13 06:45:14 -0600338
339/*
Joe Hamman9e3ed392007-12-13 06:45:14 -0600340 * Common settings for all Local Bus SDRAM commands.
Joe Hamman9e3ed392007-12-13 06:45:14 -0600341 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500342#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
Paul Gortmaker5f4c6f02011-12-30 23:53:09 -0500343 | LSDMR_BSMA1516 \
344 | LSDMR_PRETOACT3 \
345 | LSDMR_ACTTORW3 \
346 | LSDMR_BUFCMD \
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500347 | LSDMR_BL8 \
Paul Gortmaker5f4c6f02011-12-30 23:53:09 -0500348 | LSDMR_WRC2 \
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500349 | LSDMR_CL3 \
Joe Hamman9e3ed392007-12-13 06:45:14 -0600350 )
351
Paul Gortmaker5f4c6f02011-12-30 23:53:09 -0500352#define CONFIG_SYS_LBC_LSDMR_PCHALL \
353 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
354#define CONFIG_SYS_LBC_LSDMR_ARFRSH \
355 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
356#define CONFIG_SYS_LBC_LSDMR_MRW \
357 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
358#define CONFIG_SYS_LBC_LSDMR_RFEN \
359 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_RFEN)
360
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200361#define CONFIG_SYS_INIT_RAM_LOCK 1
362#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200363#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600364
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200365#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600366
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200367#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200368#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Joe Hamman9e3ed392007-12-13 06:45:14 -0600369
Paul Gortmakerdd9ca982009-09-25 11:14:11 -0400370/*
371 * For soldered on flash, (128kB/sector) we use 2 sectors for u-boot and
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200372 * one for env+bootpg (CONFIG_SYS_TEXT_BASE=0xfffa_0000, 384kB total). For SODIMM
Paul Gortmakerdd9ca982009-09-25 11:14:11 -0400373 * flash (512kB/sector) we use 1 sector for u-boot, and one for env+bootpg
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200374 * (CONFIG_SYS_TEXT_BASE=0xfff0_0000, 1MB total). This dynamically sets the right
Paul Gortmakerdd9ca982009-09-25 11:14:11 -0400375 * thing for MONITOR_LEN in both cases.
376 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200377#define CONFIG_SYS_MONITOR_LEN (~CONFIG_SYS_TEXT_BASE + 1)
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500378#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600379
380/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200381#define CONFIG_SYS_NS16550_SERIAL
382#define CONFIG_SYS_NS16550_REG_SIZE 1
Paul Gortmaker2738bc82009-09-20 20:36:06 -0400383#define CONFIG_SYS_NS16550_CLK (400000000 / CONFIG_SYS_CLK_DIV)
Joe Hamman9e3ed392007-12-13 06:45:14 -0600384
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200385#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hamman9e3ed392007-12-13 06:45:14 -0600386 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
387
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200388#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
389#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Joe Hamman9e3ed392007-12-13 06:45:14 -0600390
Joe Hamman9e3ed392007-12-13 06:45:14 -0600391/*
392 * I2C
393 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200394#define CONFIG_SYS_I2C
395#define CONFIG_SYS_I2C_FSL
396#define CONFIG_SYS_FSL_I2C_SPEED 400000
397#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
398#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200399#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
Joe Hamman9e3ed392007-12-13 06:45:14 -0600400
401/*
402 * General PCI
403 * Memory space is mapped 1-1, but I/O space must start from 0.
404 */
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400405#define CONFIG_SYS_PCI_VIRT 0x80000000 /* 1G PCI TLB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200406#define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600407
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400408#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
409#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
410#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200411#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400412#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
413#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
414#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
415#define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600416
417#ifdef CONFIG_PCIE1
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400418#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
419#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
420#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200421#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400422#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
423#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
424#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
425#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600426#endif
427
428#ifdef CONFIG_RIO
429/*
430 * RapidIO MMU
431 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200432#define CONFIG_SYS_RIO_MEM_BASE 0xC0000000
433#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 512M */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600434#endif
435
Joe Hamman9e3ed392007-12-13 06:45:14 -0600436#if defined(CONFIG_PCI)
Joe Hamman9e3ed392007-12-13 06:45:14 -0600437#undef CONFIG_EEPRO100
438#undef CONFIG_TULIP
439
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400440#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600441
Joe Hamman9e3ed392007-12-13 06:45:14 -0600442#endif /* CONFIG_PCI */
443
Joe Hamman9e3ed392007-12-13 06:45:14 -0600444#if defined(CONFIG_TSEC_ENET)
445
Joe Hamman9e3ed392007-12-13 06:45:14 -0600446#define CONFIG_TSEC1 1
447#define CONFIG_TSEC1_NAME "eTSEC0"
448#define CONFIG_TSEC2 1
449#define CONFIG_TSEC2_NAME "eTSEC1"
Joe Hamman9e3ed392007-12-13 06:45:14 -0600450#undef CONFIG_MPC85XX_FEC
451
Paul Gortmaker58da8892008-12-11 15:47:50 -0500452#define TSEC1_PHY_ADDR 0x19
453#define TSEC2_PHY_ADDR 0x1a
Joe Hamman9e3ed392007-12-13 06:45:14 -0600454
455#define TSEC1_PHYIDX 0
456#define TSEC2_PHYIDX 0
Paul Gortmakerbd931052008-12-11 15:47:49 -0500457
Joe Hamman9e3ed392007-12-13 06:45:14 -0600458#define TSEC1_FLAGS TSEC_GIGABIT
459#define TSEC2_FLAGS TSEC_GIGABIT
Joe Hamman9e3ed392007-12-13 06:45:14 -0600460
461/* Options are: eTSEC[0-3] */
462#define CONFIG_ETHPRIME "eTSEC0"
Joe Hamman9e3ed392007-12-13 06:45:14 -0600463#endif /* CONFIG_TSEC_ENET */
464
465/*
466 * Environment
467 */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200468#define CONFIG_ENV_SIZE 0x2000
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200469#if CONFIG_SYS_TEXT_BASE == 0xfff00000 /* Boot from 64MB SODIMM */
Paul Gortmakerdd9ca982009-09-25 11:14:11 -0400470#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x80000)
471#define CONFIG_ENV_SECT_SIZE 0x80000 /* 512K(one sector) for env */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200472#elif CONFIG_SYS_TEXT_BASE == 0xfffa0000 /* Boot from 8MB soldered flash */
Paul Gortmakerdd9ca982009-09-25 11:14:11 -0400473#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
474#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
475#else
476#warning undefined environment size/location.
477#endif
Joe Hamman9e3ed392007-12-13 06:45:14 -0600478
479#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200480#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600481
482/*
483 * BOOTP options
484 */
485#define CONFIG_BOOTP_BOOTFILESIZE
Joe Hamman9e3ed392007-12-13 06:45:14 -0600486
Joe Hamman9e3ed392007-12-13 06:45:14 -0600487#undef CONFIG_WATCHDOG /* watchdog disabled */
488
489/*
490 * Miscellaneous configurable options
491 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200492#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600493
494/*
495 * For booting Linux, the board info and command line data
496 * have to be in the first 8 MB of memory, since this is
497 * the maximum mapped by the Linux kernel during initialization.
498 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200499#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Joe Hamman9e3ed392007-12-13 06:45:14 -0600500
Joe Hamman9e3ed392007-12-13 06:45:14 -0600501#if defined(CONFIG_CMD_KGDB)
502#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600503#endif
504
505/*
506 * Environment Configuration
507 */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600508#if defined(CONFIG_TSEC_ENET)
509#define CONFIG_HAS_ETH0
Joe Hamman9e3ed392007-12-13 06:45:14 -0600510#define CONFIG_HAS_ETH1
Joe Hamman9e3ed392007-12-13 06:45:14 -0600511#endif
512
513#define CONFIG_IPADDR 192.168.0.55
514
Mario Six5bc05432018-03-28 14:38:20 +0200515#define CONFIG_HOSTNAME "sbc8548"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000516#define CONFIG_ROOTPATH "/opt/eldk/ppc_85xx"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000517#define CONFIG_BOOTFILE "/uImage"
Joe Hamman9e3ed392007-12-13 06:45:14 -0600518#define CONFIG_UBOOTPATH /u-boot.bin /* TFTP server */
519
520#define CONFIG_SERVERIP 192.168.0.2
521#define CONFIG_GATEWAYIP 192.168.0.1
522#define CONFIG_NETMASK 255.255.255.0
523
524#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
525
Joe Hamman9e3ed392007-12-13 06:45:14 -0600526#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +0200527"netdev=eth0\0" \
528"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
529"tftpflash=tftpboot $loadaddr $uboot; " \
530 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
531 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
532 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
533 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
534 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
535"consoledev=ttyS0\0" \
536"ramdiskaddr=2000000\0" \
537"ramdiskfile=uRamdisk\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500538"fdtaddr=1e00000\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200539"fdtfile=sbc8548.dtb\0"
Joe Hamman9e3ed392007-12-13 06:45:14 -0600540
541#define CONFIG_NFSBOOTCOMMAND \
542 "setenv bootargs root=/dev/nfs rw " \
543 "nfsroot=$serverip:$rootpath " \
544 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
545 "console=$consoledev,$baudrate $othbootargs;" \
546 "tftp $loadaddr $bootfile;" \
547 "tftp $fdtaddr $fdtfile;" \
548 "bootm $loadaddr - $fdtaddr"
549
Joe Hamman9e3ed392007-12-13 06:45:14 -0600550#define CONFIG_RAMBOOTCOMMAND \
551 "setenv bootargs root=/dev/ram rw " \
552 "console=$consoledev,$baudrate $othbootargs;" \
553 "tftp $ramdiskaddr $ramdiskfile;" \
554 "tftp $loadaddr $bootfile;" \
555 "tftp $fdtaddr $fdtfile;" \
556 "bootm $loadaddr $ramdiskaddr $fdtaddr"
557
558#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
559
560#endif /* __CONFIG_H */