blob: 289cd9a8600ab65e949543b0525391a1e2570222 [file] [log] [blame]
Kim Phillips1c274c42007-07-25 19:25:33 -05001/*
2 * Copyright (C) 2007 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License version 2 as published
6 * by the Free Software Foundation.
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Kim Phillips1c274c42007-07-25 19:25:33 -050012/*
13 * High Level Configuration Options
14 */
15#define CONFIG_E300 1 /* E300 family */
Kim Phillips1c274c42007-07-25 19:25:33 -050016
Kim Phillips1c274c42007-07-25 19:25:33 -050017/*
Kim Phillips1c274c42007-07-25 19:25:33 -050018 * System IO Config
19 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020020#define CONFIG_SYS_SICRL 0x00000000
Kim Phillips1c274c42007-07-25 19:25:33 -050021
Michael Barkowski5bbeea82008-03-20 13:15:34 -040022/*
Kim Phillips1c274c42007-07-25 19:25:33 -050023 * DDR Setup
24 */
Mario Six8a81bfd2019-01-21 09:18:15 +010025#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory */
Kim Phillips1c274c42007-07-25 19:25:33 -050026
27#undef CONFIG_SPD_EEPROM
28#if defined(CONFIG_SPD_EEPROM)
29/* Determine DDR configuration from I2C interface
30 */
31#define SPD_EEPROM_ADDRESS 0x51 /* DDR SODIMM */
32#else
33/* Manually set up DDR parameters
34 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050035#define CONFIG_SYS_DDR_SIZE 64 /* MB */
36#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger4dde49d2011-10-11 23:57:12 -050037 | CSCONFIG_ROW_BIT_13 \
38 | CSCONFIG_COL_BIT_9)
Michael Barkowski5bbeea82008-03-20 13:15:34 -040039 /* 0x80010101 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050040#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
41 | (0 << TIMING_CFG0_WRT_SHIFT) \
42 | (0 << TIMING_CFG0_RRT_SHIFT) \
43 | (0 << TIMING_CFG0_WWT_SHIFT) \
44 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
45 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
46 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
47 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Michael Barkowskifc549c82008-03-20 13:15:28 -040048 /* 0x00220802 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050049#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
50 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
51 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
52 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
53 | (3 << TIMING_CFG1_REFREC_SHIFT) \
54 | (2 << TIMING_CFG1_WRREC_SHIFT) \
55 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
56 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Michael Barkowski5bbeea82008-03-20 13:15:34 -040057 /* 0x26253222 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050058#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
59 | (31 << TIMING_CFG2_CPO_SHIFT) \
60 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
61 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
62 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
63 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
64 | (7 << TIMING_CFG2_FOUR_ACT_SHIFT))
Michael Barkowski5bbeea82008-03-20 13:15:34 -040065 /* 0x1f9048c7 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066#define CONFIG_SYS_DDR_TIMING_3 0x00000000
67#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Michael Barkowskifc549c82008-03-20 13:15:28 -040068 /* 0x02000000 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050069#define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
70 | (0x0232 << SDRAM_MODE_SD_SHIFT))
Michael Barkowski5bbeea82008-03-20 13:15:34 -040071 /* 0x44480232 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050072#define CONFIG_SYS_DDR_MODE2 0x8000c000
73#define CONFIG_SYS_DDR_INTERVAL ((800 << SDRAM_INTERVAL_REFINT_SHIFT) \
74 | (100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Michael Barkowskifc549c82008-03-20 13:15:28 -040075 /* 0x03200064 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076#define CONFIG_SYS_DDR_CS0_BNDS 0x00000003
Joe Hershberger4dde49d2011-10-11 23:57:12 -050077#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Michael Barkowskifc549c82008-03-20 13:15:28 -040078 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger4dde49d2011-10-11 23:57:12 -050079 | SDRAM_CFG_32_BE)
Michael Barkowskifc549c82008-03-20 13:15:28 -040080 /* 0x43080000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020081#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Kim Phillips1c274c42007-07-25 19:25:33 -050082#endif
83
84/*
85 * Memory test
86 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Kim Phillips1c274c42007-07-25 19:25:33 -050088
89/*
90 * The reserved memory
91 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +020092#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kim Phillips1c274c42007-07-25 19:25:33 -050093
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
95#define CONFIG_SYS_RAMBOOT
Kim Phillips1c274c42007-07-25 19:25:33 -050096#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#undef CONFIG_SYS_RAMBOOT
Kim Phillips1c274c42007-07-25 19:25:33 -050098#endif
99
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kevin Hao16c8c172016-07-08 11:25:14 +0800101#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Kim Phillipsc8a90642012-06-30 18:29:20 -0500102#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Kim Phillips1c274c42007-07-25 19:25:33 -0500103
104/*
105 * Initial RAM Base Address Setup
106 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500108#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
109#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
110#define CONFIG_SYS_GBL_DATA_OFFSET \
111 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kim Phillips1c274c42007-07-25 19:25:33 -0500112
113/*
Kim Phillips1c274c42007-07-25 19:25:33 -0500114 * FLASH on the Local Bus
115 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500116#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size is 16M */
Kim Phillips1c274c42007-07-25 19:25:33 -0500118
Kim Phillips1c274c42007-07-25 19:25:33 -0500119
Kim Phillips1c274c42007-07-25 19:25:33 -0500120
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500121#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
122#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Kim Phillips1c274c42007-07-25 19:25:33 -0500123
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#undef CONFIG_SYS_FLASH_CHECKSUM
Kim Phillips1c274c42007-07-25 19:25:33 -0500125
126/*
Kim Phillips1c274c42007-07-25 19:25:33 -0500127 * Serial Port
128 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_NS16550_SERIAL
130#define CONFIG_SYS_NS16550_REG_SIZE 1
131#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kim Phillips1c274c42007-07-25 19:25:33 -0500132
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500134 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Kim Phillips1c274c42007-07-25 19:25:33 -0500135
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
137#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Kim Phillips1c274c42007-07-25 19:25:33 -0500138
Kim Phillips1c274c42007-07-25 19:25:33 -0500139/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200140#define CONFIG_SYS_I2C
141#define CONFIG_SYS_I2C_FSL
142#define CONFIG_SYS_FSL_I2C_SPEED 400000
143#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
144#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
145#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Kim Phillips1c274c42007-07-25 19:25:33 -0500146
147/*
Michael Barkowski0fa7a1b2008-03-20 13:15:39 -0400148 * Config on-board EEPROM
Kim Phillips1c274c42007-07-25 19:25:33 -0500149 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
151#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
152#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
153#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Kim Phillips1c274c42007-07-25 19:25:33 -0500154
155/*
156 * General PCI
157 * Addresses are mapped 1-1.
158 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
160#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
161#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
162#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
163#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
164#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
165#define CONFIG_SYS_PCI1_IO_BASE 0xd0000000
166#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
167#define CONFIG_SYS_PCI1_IO_SIZE 0x04000000 /* 64M */
Kim Phillips1c274c42007-07-25 19:25:33 -0500168
169#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000170#define CONFIG_PCI_INDIRECT_BRIDGE
Michael Barkowski8f325cf2008-03-28 15:15:38 -0400171#define CONFIG_PCI_SKIP_HOST_BRIDGE
Kim Phillips1c274c42007-07-25 19:25:33 -0500172
173#undef CONFIG_EEPRO100
174#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Kim Phillips1c274c42007-07-25 19:25:33 -0500176
177#endif /* CONFIG_PCI */
178
Kim Phillips1c274c42007-07-25 19:25:33 -0500179/*
180 * QE UEC ethernet configuration
181 */
182#define CONFIG_UEC_ETH
Kim Phillips78b7a8e2010-07-26 18:34:57 -0500183#define CONFIG_ETHPRIME "UEC0"
Kim Phillips1c274c42007-07-25 19:25:33 -0500184
185#define CONFIG_UEC_ETH1 /* ETH3 */
186
187#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_UEC1_UCC_NUM 2 /* UCC3 */
189#define CONFIG_SYS_UEC1_RX_CLK QE_CLK9
190#define CONFIG_SYS_UEC1_TX_CLK QE_CLK10
191#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
192#define CONFIG_SYS_UEC1_PHY_ADDR 4
Andy Fleming865ff852011-04-13 00:37:12 -0500193#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100194#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
Kim Phillips1c274c42007-07-25 19:25:33 -0500195#endif
196
197#define CONFIG_UEC_ETH2 /* ETH4 */
198
199#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
201#define CONFIG_SYS_UEC2_RX_CLK QE_CLK16
202#define CONFIG_SYS_UEC2_TX_CLK QE_CLK3
203#define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
204#define CONFIG_SYS_UEC2_PHY_ADDR 0
Andy Fleming865ff852011-04-13 00:37:12 -0500205#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100206#define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
Kim Phillips1c274c42007-07-25 19:25:33 -0500207#endif
208
209/*
210 * Environment
211 */
Kim Phillips1c274c42007-07-25 19:25:33 -0500212
213#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kim Phillips1c274c42007-07-25 19:25:33 -0500215
216/*
217 * BOOTP options
218 */
219#define CONFIG_BOOTP_BOOTFILESIZE
Kim Phillips1c274c42007-07-25 19:25:33 -0500220
221/*
222 * Command line configuration.
223 */
Kim Phillips1c274c42007-07-25 19:25:33 -0500224
Kim Phillips1c274c42007-07-25 19:25:33 -0500225#undef CONFIG_WATCHDOG /* watchdog disabled */
226
227/*
228 * Miscellaneous configurable options
229 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500230#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips1c274c42007-07-25 19:25:33 -0500231
Kim Phillips1c274c42007-07-25 19:25:33 -0500232/*
233 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700234 * have to be in the first 256 MB of memory, since this is
Kim Phillips1c274c42007-07-25 19:25:33 -0500235 * the maximum mapped by the Linux kernel during initialization.
236 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500237 /* Initial Memory map for Linux */
238#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao63865272016-07-08 11:25:15 +0800239#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kim Phillips1c274c42007-07-25 19:25:33 -0500240
Kim Phillips1c274c42007-07-25 19:25:33 -0500241#if (CONFIG_CMD_KGDB)
242#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Kim Phillips1c274c42007-07-25 19:25:33 -0500243#endif
244
245/*
246 * Environment Configuration
247 */
248#define CONFIG_ENV_OVERWRITE
249
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500250#define CONFIG_HAS_ETH0 /* add support for "ethaddr" */
251#define CONFIG_HAS_ETH1 /* add support for "eth1addr" */
Kim Phillips1c274c42007-07-25 19:25:33 -0500252
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500253/* use mac_read_from_eeprom() to read ethaddr from I2C EEPROM
254 * (see CONFIG_SYS_I2C_EEPROM) */
255 /* MAC address offset in I2C EEPROM */
256#define CONFIG_SYS_I2C_MAC_OFFSET 0x7f00
Michael Barkowski5b2793a2008-03-27 14:34:43 -0400257
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500258#define CONFIG_NETDEV "eth1"
Kim Phillips1c274c42007-07-25 19:25:33 -0500259
Mario Six5bc05432018-03-28 14:38:20 +0200260#define CONFIG_HOSTNAME "mpc8323erdb"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000261#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000262#define CONFIG_BOOTFILE "uImage"
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500263 /* U-Boot image on TFTP server */
264#define CONFIG_UBOOTPATH "u-boot.bin"
265#define CONFIG_FDTFILE "mpc832x_rdb.dtb"
266#define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot"
Kim Phillips1c274c42007-07-25 19:25:33 -0500267
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500268 /* default location for tftp and bootm */
269#define CONFIG_LOADADDR 800000
Kim Phillips1c274c42007-07-25 19:25:33 -0500270
Kim Phillips1c274c42007-07-25 19:25:33 -0500271#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500272 "netdev=" CONFIG_NETDEV "\0" \
273 "uboot=" CONFIG_UBOOTPATH "\0" \
Kim Phillips1c274c42007-07-25 19:25:33 -0500274 "tftpflash=tftp $loadaddr $uboot;" \
Marek Vasut5368c552012-09-23 17:41:24 +0200275 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
276 " +$filesize; " \
277 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
278 " +$filesize; " \
279 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
280 " $filesize; " \
281 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
282 " +$filesize; " \
283 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
284 " $filesize\0" \
Kim Phillips79f516b2009-08-21 16:34:38 -0500285 "fdtaddr=780000\0" \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500286 "fdtfile=" CONFIG_FDTFILE "\0" \
Kim Phillips1c274c42007-07-25 19:25:33 -0500287 "ramdiskaddr=1000000\0" \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500288 "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \
Kim Phillips1c274c42007-07-25 19:25:33 -0500289 "console=ttyS0\0" \
290 "setbootargs=setenv bootargs " \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500291 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"\
Kim Phillips1c274c42007-07-25 19:25:33 -0500292 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500293 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
294 "$netdev:off "\
Kim Phillips1c274c42007-07-25 19:25:33 -0500295 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
296
297#define CONFIG_NFSBOOTCOMMAND \
298 "setenv rootdev /dev/nfs;" \
299 "run setbootargs;" \
300 "run setipargs;" \
301 "tftp $loadaddr $bootfile;" \
302 "tftp $fdtaddr $fdtfile;" \
303 "bootm $loadaddr - $fdtaddr"
304
305#define CONFIG_RAMBOOTCOMMAND \
306 "setenv rootdev /dev/ram;" \
307 "run setbootargs;" \
308 "tftp $ramdiskaddr $ramdiskfile;" \
309 "tftp $loadaddr $bootfile;" \
310 "tftp $fdtaddr $fdtfile;" \
311 "bootm $loadaddr $ramdiskaddr $fdtaddr"
312
Kim Phillips1c274c42007-07-25 19:25:33 -0500313#endif /* __CONFIG_H */