Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 1 | /* |
Kumar Gala | 8b47d7e | 2011-01-04 17:57:59 -0600 | [diff] [blame] | 2 | * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor. |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 3 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 4 | * SPDX-License-Identifier: GPL-2.0+ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | /* |
| 8 | * mpc8548cds board configuration file |
| 9 | * |
| 10 | * Please refer to doc/README.mpc85xxcds for more info. |
| 11 | * |
| 12 | */ |
| 13 | #ifndef __CONFIG_H |
| 14 | #define __CONFIG_H |
| 15 | |
York Sun | 9ae14ca | 2015-08-18 12:35:52 -0700 | [diff] [blame] | 16 | #define CONFIG_DISPLAY_BOARDINFO |
| 17 | |
chenhui zhao | b76aef6 | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 18 | #ifdef CONFIG_36BIT |
| 19 | #define CONFIG_PHYS_64BIT |
| 20 | #endif |
| 21 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 22 | /* High Level Configuration Options */ |
| 23 | #define CONFIG_BOOKE 1 /* BOOKE */ |
| 24 | #define CONFIG_E500 1 /* BOOKE e500 family */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 25 | #define CONFIG_MPC8548 1 /* MPC8548 specific */ |
| 26 | #define CONFIG_MPC8548CDS 1 /* MPC8548CDS board specific */ |
| 27 | |
Wolfgang Denk | 2ae1824 | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 28 | #ifndef CONFIG_SYS_TEXT_BASE |
| 29 | #define CONFIG_SYS_TEXT_BASE 0xfff80000 |
| 30 | #endif |
| 31 | |
Kumar Gala | 8b47d7e | 2011-01-04 17:57:59 -0600 | [diff] [blame] | 32 | #define CONFIG_SYS_SRIO |
| 33 | #define CONFIG_SRIO1 /* SRIO port 1 */ |
| 34 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 35 | #define CONFIG_PCI /* enable any pci type devices */ |
| 36 | #define CONFIG_PCI1 /* PCI controller 1 */ |
| 37 | #define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */ |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 38 | #undef CONFIG_PCI2 |
| 39 | #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ |
Gabor Juhos | 842033e | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 40 | #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ |
Kumar Gala | 8ff3de6 | 2007-12-07 12:17:34 -0600 | [diff] [blame] | 41 | #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ |
Kumar Gala | 0151cba | 2008-10-21 11:33:58 -0500 | [diff] [blame] | 42 | #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 43 | |
| 44 | #define CONFIG_TSEC_ENET /* tsec ethernet support */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 45 | #define CONFIG_ENV_OVERWRITE |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 46 | #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */ |
Kumar Gala | 2cfaa1a | 2008-01-16 01:45:10 -0600 | [diff] [blame] | 47 | #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 48 | |
Jon Loeliger | 25eedb2 | 2008-03-19 15:02:07 -0500 | [diff] [blame] | 49 | #define CONFIG_FSL_VIA |
Jon Loeliger | 25eedb2 | 2008-03-19 15:02:07 -0500 | [diff] [blame] | 50 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 51 | #ifndef __ASSEMBLY__ |
| 52 | extern unsigned long get_clock_freq(void); |
| 53 | #endif |
| 54 | #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */ |
| 55 | |
| 56 | /* |
| 57 | * These can be toggled for performance analysis, otherwise use default. |
| 58 | */ |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 59 | #define CONFIG_L2_CACHE /* toggle L2 cache */ |
| 60 | #define CONFIG_BTB /* toggle branch predition */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 61 | |
| 62 | /* |
| 63 | * Only possible on E500 Version 2 or newer cores. |
| 64 | */ |
| 65 | #define CONFIG_ENABLE_36BIT_PHYS 1 |
| 66 | |
chenhui zhao | b76aef6 | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 67 | #ifdef CONFIG_PHYS_64BIT |
| 68 | #define CONFIG_ADDR_MAP |
| 69 | #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ |
| 70 | #endif |
| 71 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 72 | #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ |
| 73 | #define CONFIG_SYS_MEMTEST_END 0x00400000 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 74 | |
Timur Tabi | e46fedf | 2011-08-04 18:03:41 -0500 | [diff] [blame] | 75 | #define CONFIG_SYS_CCSRBAR 0xe0000000 |
| 76 | #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 77 | |
Jon Loeliger | e31d2c1 | 2008-03-18 13:51:06 -0500 | [diff] [blame] | 78 | /* DDR Setup */ |
York Sun | 5614e71 | 2013-09-30 09:22:09 -0700 | [diff] [blame] | 79 | #define CONFIG_SYS_FSL_DDR2 |
Jon Loeliger | e31d2c1 | 2008-03-18 13:51:06 -0500 | [diff] [blame] | 80 | #undef CONFIG_FSL_DDR_INTERACTIVE |
| 81 | #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ |
| 82 | #define CONFIG_DDR_SPD |
Jon Loeliger | e31d2c1 | 2008-03-18 13:51:06 -0500 | [diff] [blame] | 83 | |
chenhui zhao | 867b06f | 2011-09-06 16:41:19 +0000 | [diff] [blame] | 84 | #define CONFIG_DDR_ECC |
Dave Liu | 9b0ad1b | 2008-10-28 17:53:38 +0800 | [diff] [blame] | 85 | #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ |
Jon Loeliger | e31d2c1 | 2008-03-18 13:51:06 -0500 | [diff] [blame] | 86 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
| 87 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 88 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ |
| 89 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 90 | |
Jon Loeliger | e31d2c1 | 2008-03-18 13:51:06 -0500 | [diff] [blame] | 91 | #define CONFIG_NUM_DDR_CONTROLLERS 1 |
| 92 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
| 93 | #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 94 | |
Jon Loeliger | e31d2c1 | 2008-03-18 13:51:06 -0500 | [diff] [blame] | 95 | /* I2C addresses of SPD EEPROMs */ |
| 96 | #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ |
| 97 | |
| 98 | /* Make sure required options are set */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 99 | #ifndef CONFIG_SPD_EEPROM |
| 100 | #error ("CONFIG_SPD_EEPROM is required") |
| 101 | #endif |
| 102 | |
| 103 | #undef CONFIG_CLOCKS_IN_MHZ |
chenhui zhao | fff8097 | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 104 | /* |
| 105 | * Physical Address Map |
| 106 | * |
| 107 | * 32bit: |
| 108 | * 0x0000_0000 0x7fff_ffff DDR 2G cacheable |
| 109 | * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable |
| 110 | * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable |
| 111 | * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable |
| 112 | * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable |
| 113 | * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable |
| 114 | * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable |
| 115 | * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable |
| 116 | * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable |
| 117 | * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable |
| 118 | * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable |
| 119 | * |
chenhui zhao | b76aef6 | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 120 | * 36bit: |
| 121 | * 0x00000_0000 0x07fff_ffff DDR 2G cacheable |
| 122 | * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable |
| 123 | * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable |
| 124 | * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable |
| 125 | * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable |
| 126 | * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable |
| 127 | * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable |
| 128 | * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable |
| 129 | * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable |
| 130 | * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable |
| 131 | * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable |
| 132 | * |
chenhui zhao | fff8097 | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 133 | */ |
| 134 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 135 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 136 | /* |
| 137 | * Local Bus Definitions |
| 138 | */ |
| 139 | |
| 140 | /* |
| 141 | * FLASH on the Local Bus |
| 142 | * Two banks, 8M each, using the CFI driver. |
| 143 | * Boot from BR0/OR0 bank at 0xff00_0000 |
| 144 | * Alternate BR1/OR1 bank at 0xff80_0000 |
| 145 | * |
| 146 | * BR0, BR1: |
| 147 | * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0 |
| 148 | * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0 |
| 149 | * Port Size = 16 bits = BRx[19:20] = 10 |
| 150 | * Use GPCM = BRx[24:26] = 000 |
| 151 | * Valid = BRx[31] = 1 |
| 152 | * |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 153 | * 0 4 8 12 16 20 24 28 |
| 154 | * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0 |
| 155 | * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 156 | * |
| 157 | * OR0, OR1: |
| 158 | * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0 |
| 159 | * Reserved ORx[17:18] = 11, confusion here? |
| 160 | * CSNT = ORx[20] = 1 |
| 161 | * ACS = half cycle delay = ORx[21:22] = 11 |
| 162 | * SCY = 6 = ORx[24:27] = 0110 |
| 163 | * TRLX = use relaxed timing = ORx[29] = 1 |
| 164 | * EAD = use external address latch delay = OR[31] = 1 |
| 165 | * |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 166 | * 0 4 8 12 16 20 24 28 |
| 167 | * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 168 | */ |
| 169 | |
chenhui zhao | fff8097 | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 170 | #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */ |
chenhui zhao | b76aef6 | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 171 | #ifdef CONFIG_PHYS_64BIT |
| 172 | #define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull |
| 173 | #else |
chenhui zhao | fff8097 | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 174 | #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE |
chenhui zhao | b76aef6 | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 175 | #endif |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 176 | |
chenhui zhao | fff8097 | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 177 | #define CONFIG_SYS_BR0_PRELIM \ |
Timur Tabi | 7ee4110 | 2012-07-06 07:39:26 +0000 | [diff] [blame] | 178 | (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V) |
chenhui zhao | fff8097 | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 179 | #define CONFIG_SYS_BR1_PRELIM \ |
| 180 | (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 181 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 182 | #define CONFIG_SYS_OR0_PRELIM 0xff806e65 |
| 183 | #define CONFIG_SYS_OR1_PRELIM 0xff806e65 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 184 | |
chenhui zhao | fff8097 | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 185 | #define CONFIG_SYS_FLASH_BANKS_LIST \ |
| 186 | {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS} |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 187 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ |
| 188 | #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ |
| 189 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 190 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 191 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 192 | |
Wolfgang Denk | 14d0a02 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 193 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 194 | |
Jean-Christophe PLAGNIOL-VILLARD | 00b1883 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 195 | #define CONFIG_FLASH_CFI_DRIVER |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 196 | #define CONFIG_SYS_FLASH_CFI |
| 197 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 198 | |
chenhui zhao | 867b06f | 2011-09-06 16:41:19 +0000 | [diff] [blame] | 199 | #define CONFIG_HWCONFIG /* enable hwconfig */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 200 | |
| 201 | /* |
| 202 | * SDRAM on the Local Bus |
| 203 | */ |
chenhui zhao | fff8097 | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 204 | #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ |
chenhui zhao | b76aef6 | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 205 | #ifdef CONFIG_PHYS_64BIT |
| 206 | #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull |
| 207 | #else |
chenhui zhao | fff8097 | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 208 | #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE |
chenhui zhao | b76aef6 | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 209 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 210 | #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 211 | |
| 212 | /* |
| 213 | * Base Register 2 and Option Register 2 configure SDRAM. |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 214 | * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 215 | * |
| 216 | * For BR2, need: |
| 217 | * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 |
| 218 | * port-size = 32-bits = BR2[19:20] = 11 |
| 219 | * no parity checking = BR2[21:22] = 00 |
| 220 | * SDRAM for MSEL = BR2[24:26] = 011 |
| 221 | * Valid = BR[31] = 1 |
| 222 | * |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 223 | * 0 4 8 12 16 20 24 28 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 224 | * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 |
| 225 | * |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 226 | * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 227 | * FIXME: the top 17 bits of BR2. |
| 228 | */ |
| 229 | |
chenhui zhao | fff8097 | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 230 | #define CONFIG_SYS_BR2_PRELIM \ |
| 231 | (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \ |
| 232 | | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V) |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 233 | |
| 234 | /* |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 235 | * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 236 | * |
| 237 | * For OR2, need: |
| 238 | * 64MB mask for AM, OR2[0:7] = 1111 1100 |
| 239 | * XAM, OR2[17:18] = 11 |
| 240 | * 9 columns OR2[19-21] = 010 |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 241 | * 13 rows OR2[23-25] = 100 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 242 | * EAD set for extra time OR[31] = 1 |
| 243 | * |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 244 | * 0 4 8 12 16 20 24 28 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 245 | * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 |
| 246 | */ |
| 247 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 248 | #define CONFIG_SYS_OR2_PRELIM 0xfc006901 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 249 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 250 | #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ |
| 251 | #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ |
| 252 | #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ |
| 253 | #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 254 | |
| 255 | /* |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 256 | * Common settings for all Local Bus SDRAM commands. |
| 257 | * At run time, either BSMA1516 (for CPU 1.1) |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 258 | * or BSMA1617 (for CPU 1.0) (old) |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 259 | * is OR'ed in too. |
| 260 | */ |
Kumar Gala | b0fe93ed | 2009-03-26 01:34:38 -0500 | [diff] [blame] | 261 | #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \ |
| 262 | | LSDMR_PRETOACT7 \ |
| 263 | | LSDMR_ACTTORW7 \ |
| 264 | | LSDMR_BL8 \ |
| 265 | | LSDMR_WRC4 \ |
| 266 | | LSDMR_CL3 \ |
| 267 | | LSDMR_RFEN \ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 268 | ) |
| 269 | |
| 270 | /* |
| 271 | * The CADMUS registers are connected to CS3 on CDS. |
| 272 | * The new memory map places CADMUS at 0xf8000000. |
| 273 | * |
| 274 | * For BR3, need: |
| 275 | * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0 |
| 276 | * port-size = 8-bits = BR[19:20] = 01 |
| 277 | * no parity checking = BR[21:22] = 00 |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 278 | * GPMC for MSEL = BR[24:26] = 000 |
| 279 | * Valid = BR[31] = 1 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 280 | * |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 281 | * 0 4 8 12 16 20 24 28 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 282 | * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801 |
| 283 | * |
| 284 | * For OR3, need: |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 285 | * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 286 | * disable buffer ctrl OR[19] = 0 |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 287 | * CSNT OR[20] = 1 |
| 288 | * ACS OR[21:22] = 11 |
| 289 | * XACS OR[23] = 1 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 290 | * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 291 | * SETA OR[28] = 0 |
| 292 | * TRLX OR[29] = 1 |
| 293 | * EHTR OR[30] = 1 |
| 294 | * EAD extra time OR[31] = 1 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 295 | * |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 296 | * 0 4 8 12 16 20 24 28 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 297 | * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7 |
| 298 | */ |
| 299 | |
Jon Loeliger | 25eedb2 | 2008-03-19 15:02:07 -0500 | [diff] [blame] | 300 | #define CONFIG_FSL_CADMUS |
| 301 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 302 | #define CADMUS_BASE_ADDR 0xf8000000 |
chenhui zhao | b76aef6 | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 303 | #ifdef CONFIG_PHYS_64BIT |
| 304 | #define CADMUS_BASE_ADDR_PHYS 0xff8000000ull |
| 305 | #else |
chenhui zhao | fff8097 | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 306 | #define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR |
chenhui zhao | b76aef6 | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 307 | #endif |
chenhui zhao | fff8097 | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 308 | #define CONFIG_SYS_BR3_PRELIM \ |
| 309 | (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 310 | #define CONFIG_SYS_OR3_PRELIM 0xfff00ff7 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 311 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 312 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
| 313 | #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 314 | #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 315 | |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 316 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 317 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 318 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 319 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ |
chenhui zhao | 867b06f | 2011-09-06 16:41:19 +0000 | [diff] [blame] | 320 | #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 321 | |
| 322 | /* Serial Port */ |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 323 | #define CONFIG_CONS_INDEX 2 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 324 | #define CONFIG_SYS_NS16550_SERIAL |
| 325 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 326 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 327 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 328 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 329 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} |
| 330 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 331 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) |
| 332 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 333 | |
| 334 | /* Use the HUSH parser */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 335 | #define CONFIG_SYS_HUSH_PARSER |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 336 | |
Matthew McClintock | 40d5fa3 | 2006-06-28 10:43:36 -0500 | [diff] [blame] | 337 | /* pass open firmware flat tree */ |
Kumar Gala | b90d254 | 2007-11-29 00:11:44 -0600 | [diff] [blame] | 338 | #define CONFIG_OF_LIBFDT 1 |
| 339 | #define CONFIG_OF_BOARD_SETUP 1 |
| 340 | #define CONFIG_OF_STDOUT_VIA_ALIAS 1 |
Matthew McClintock | 40d5fa3 | 2006-06-28 10:43:36 -0500 | [diff] [blame] | 341 | |
Jon Loeliger | 2047672 | 2006-10-20 15:50:15 -0500 | [diff] [blame] | 342 | /* |
| 343 | * I2C |
| 344 | */ |
Heiko Schocher | 00f792e | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 345 | #define CONFIG_SYS_I2C |
| 346 | #define CONFIG_SYS_I2C_FSL |
| 347 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 |
| 348 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 349 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 |
| 350 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 351 | |
Timur Tabi | e8d1854 | 2008-07-18 16:52:23 +0200 | [diff] [blame] | 352 | /* EEPROM */ |
| 353 | #define CONFIG_ID_EEPROM |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 354 | #define CONFIG_SYS_I2C_EEPROM_CCID |
| 355 | #define CONFIG_SYS_ID_EEPROM |
| 356 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 |
| 357 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 |
Timur Tabi | e8d1854 | 2008-07-18 16:52:23 +0200 | [diff] [blame] | 358 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 359 | /* |
| 360 | * General PCI |
Sergei Shtylyov | 362dd83 | 2006-12-27 22:07:15 +0300 | [diff] [blame] | 361 | * Memory space is mapped 1-1, but I/O space must start from 0. |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 362 | */ |
Kumar Gala | 5af0fdd | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 363 | #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 |
chenhui zhao | b76aef6 | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 364 | #ifdef CONFIG_PHYS_64BIT |
| 365 | #define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000 |
| 366 | #define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull |
| 367 | #else |
Kumar Gala | 10795f4 | 2008-12-02 16:08:36 -0600 | [diff] [blame] | 368 | #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 |
Kumar Gala | 5af0fdd | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 369 | #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 |
chenhui zhao | b76aef6 | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 370 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 371 | #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ |
Kumar Gala | aca5f01 | 2008-12-02 16:08:40 -0600 | [diff] [blame] | 372 | #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 |
Kumar Gala | 5f91ef6 | 2008-12-02 16:08:37 -0600 | [diff] [blame] | 373 | #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 |
chenhui zhao | b76aef6 | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 374 | #ifdef CONFIG_PHYS_64BIT |
| 375 | #define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull |
| 376 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 377 | #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 |
chenhui zhao | b76aef6 | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 378 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 379 | #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 380 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 381 | #ifdef CONFIG_PCIE1 |
Kumar Gala | f5fa8f3 | 2010-12-17 10:21:22 -0600 | [diff] [blame] | 382 | #define CONFIG_SYS_PCIE1_NAME "Slot" |
Kumar Gala | 5af0fdd | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 383 | #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 |
chenhui zhao | b76aef6 | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 384 | #ifdef CONFIG_PHYS_64BIT |
| 385 | #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 |
| 386 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull |
| 387 | #else |
Kumar Gala | 10795f4 | 2008-12-02 16:08:36 -0600 | [diff] [blame] | 388 | #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 |
Kumar Gala | 5af0fdd | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 389 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 |
chenhui zhao | b76aef6 | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 390 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 391 | #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ |
Kumar Gala | aca5f01 | 2008-12-02 16:08:40 -0600 | [diff] [blame] | 392 | #define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000 |
Kumar Gala | 5f91ef6 | 2008-12-02 16:08:37 -0600 | [diff] [blame] | 393 | #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 |
chenhui zhao | b76aef6 | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 394 | #ifdef CONFIG_PHYS_64BIT |
| 395 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull |
| 396 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 397 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000 |
chenhui zhao | b76aef6 | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 398 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 399 | #define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */ |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 400 | #endif |
Zang Roy-r61911 | 41fb7e0 | 2006-12-14 14:14:55 +0800 | [diff] [blame] | 401 | |
| 402 | /* |
| 403 | * RapidIO MMU |
| 404 | */ |
chenhui zhao | fff8097 | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 405 | #define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000 |
chenhui zhao | b76aef6 | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 406 | #ifdef CONFIG_PHYS_64BIT |
| 407 | #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull |
| 408 | #else |
chenhui zhao | fff8097 | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 409 | #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000 |
chenhui zhao | b76aef6 | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 410 | #endif |
Kumar Gala | 8b47d7e | 2011-01-04 17:57:59 -0600 | [diff] [blame] | 411 | #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 412 | |
Randy Vinson | 7f3f2bd | 2007-02-27 19:42:22 -0700 | [diff] [blame] | 413 | #ifdef CONFIG_LEGACY |
| 414 | #define BRIDGE_ID 17 |
| 415 | #define VIA_ID 2 |
| 416 | #else |
| 417 | #define BRIDGE_ID 28 |
| 418 | #define VIA_ID 4 |
| 419 | #endif |
| 420 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 421 | #if defined(CONFIG_PCI) |
| 422 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 423 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 424 | |
| 425 | #undef CONFIG_EEPRO100 |
| 426 | #undef CONFIG_TULIP |
| 427 | |
chenhui zhao | 867b06f | 2011-09-06 16:41:19 +0000 | [diff] [blame] | 428 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 429 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 430 | #endif /* CONFIG_PCI */ |
| 431 | |
| 432 | |
| 433 | #if defined(CONFIG_TSEC_ENET) |
| 434 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 435 | #define CONFIG_MII 1 /* MII PHY management */ |
Kim Phillips | 255a3577 | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 436 | #define CONFIG_TSEC1 1 |
| 437 | #define CONFIG_TSEC1_NAME "eTSEC0" |
| 438 | #define CONFIG_TSEC2 1 |
| 439 | #define CONFIG_TSEC2_NAME "eTSEC1" |
| 440 | #define CONFIG_TSEC3 1 |
| 441 | #define CONFIG_TSEC3_NAME "eTSEC2" |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 442 | #define CONFIG_TSEC4 |
Kim Phillips | 255a3577 | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 443 | #define CONFIG_TSEC4_NAME "eTSEC3" |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 444 | #undef CONFIG_MPC85XX_FEC |
| 445 | |
chenhui zhao | d370122 | 2011-09-06 16:41:18 +0000 | [diff] [blame] | 446 | #define CONFIG_PHY_MARVELL |
| 447 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 448 | #define TSEC1_PHY_ADDR 0 |
| 449 | #define TSEC2_PHY_ADDR 1 |
| 450 | #define TSEC3_PHY_ADDR 2 |
| 451 | #define TSEC4_PHY_ADDR 3 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 452 | |
| 453 | #define TSEC1_PHYIDX 0 |
| 454 | #define TSEC2_PHYIDX 0 |
| 455 | #define TSEC3_PHYIDX 0 |
| 456 | #define TSEC4_PHYIDX 0 |
Andy Fleming | 3a79013 | 2007-08-15 20:03:25 -0500 | [diff] [blame] | 457 | #define TSEC1_FLAGS TSEC_GIGABIT |
| 458 | #define TSEC2_FLAGS TSEC_GIGABIT |
| 459 | #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
| 460 | #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 461 | |
| 462 | /* Options are: eTSEC[0-3] */ |
| 463 | #define CONFIG_ETHPRIME "eTSEC0" |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 464 | #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 465 | #endif /* CONFIG_TSEC_ENET */ |
| 466 | |
| 467 | /* |
| 468 | * Environment |
| 469 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 470 | #define CONFIG_ENV_IS_IN_FLASH 1 |
chenhui zhao | 867b06f | 2011-09-06 16:41:19 +0000 | [diff] [blame] | 471 | #if CONFIG_SYS_MONITOR_BASE > 0xfff80000 |
| 472 | #define CONFIG_ENV_ADDR 0xfff80000 |
| 473 | #else |
| 474 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) |
| 475 | #endif |
| 476 | #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K for env */ |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 477 | #define CONFIG_ENV_SIZE 0x2000 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 478 | |
| 479 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 480 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 481 | |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 482 | /* |
Jon Loeliger | 659e2f6 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 483 | * BOOTP options |
| 484 | */ |
| 485 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 486 | #define CONFIG_BOOTP_BOOTPATH |
| 487 | #define CONFIG_BOOTP_GATEWAY |
| 488 | #define CONFIG_BOOTP_HOSTNAME |
| 489 | |
| 490 | |
| 491 | /* |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 492 | * Command line configuration. |
| 493 | */ |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 494 | #define CONFIG_CMD_PING |
| 495 | #define CONFIG_CMD_I2C |
| 496 | #define CONFIG_CMD_MII |
Kumar Gala | 1c9aa76 | 2008-09-22 23:40:42 -0500 | [diff] [blame] | 497 | #define CONFIG_CMD_IRQ |
Becky Bruce | 199e262 | 2010-06-17 11:37:25 -0500 | [diff] [blame] | 498 | #define CONFIG_CMD_REGINFO |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 499 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 500 | #if defined(CONFIG_PCI) |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 501 | #define CONFIG_CMD_PCI |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 502 | #endif |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 503 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 504 | |
| 505 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 506 | |
| 507 | /* |
| 508 | * Miscellaneous configurable options |
| 509 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 510 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
Kim Phillips | 5be58f5 | 2010-07-14 19:47:18 -0500 | [diff] [blame] | 511 | #define CONFIG_CMDLINE_EDITING /* Command-line editing */ |
| 512 | #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 513 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 514 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 515 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 516 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 517 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 518 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 519 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 520 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 521 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 522 | |
| 523 | /* |
| 524 | * For booting Linux, the board info and command line data |
Kumar Gala | a832ac4 | 2011-04-28 10:13:41 -0500 | [diff] [blame] | 525 | * have to be in the first 64 MB of memory, since this is |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 526 | * the maximum mapped by the Linux kernel during initialization. |
| 527 | */ |
Kumar Gala | a832ac4 | 2011-04-28 10:13:41 -0500 | [diff] [blame] | 528 | #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ |
| 529 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 530 | |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 531 | #if defined(CONFIG_CMD_KGDB) |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 532 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 533 | #endif |
| 534 | |
| 535 | /* |
| 536 | * Environment Configuration |
| 537 | */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 538 | #if defined(CONFIG_TSEC_ENET) |
Andy Fleming | 10327dc | 2007-08-16 16:35:02 -0500 | [diff] [blame] | 539 | #define CONFIG_HAS_ETH0 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 540 | #define CONFIG_HAS_ETH1 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 541 | #define CONFIG_HAS_ETH2 |
Andy Fleming | 09f3e09 | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 542 | #define CONFIG_HAS_ETH3 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 543 | #endif |
| 544 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 545 | #define CONFIG_IPADDR 192.168.1.253 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 546 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 547 | #define CONFIG_HOSTNAME unknown |
Joe Hershberger | 8b3637c | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 548 | #define CONFIG_ROOTPATH "/nfsroot" |
Joe Hershberger | b3f44c2 | 2011-10-13 13:03:48 +0000 | [diff] [blame] | 549 | #define CONFIG_BOOTFILE "8548cds/uImage.uboot" |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 550 | #define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 551 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 552 | #define CONFIG_SERVERIP 192.168.1.1 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 553 | #define CONFIG_GATEWAYIP 192.168.1.1 |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 554 | #define CONFIG_NETMASK 255.255.255.0 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 555 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 556 | #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 557 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 558 | #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ |
| 559 | #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 560 | |
| 561 | #define CONFIG_BAUDRATE 115200 |
| 562 | |
chenhui zhao | 867b06f | 2011-09-06 16:41:19 +0000 | [diff] [blame] | 563 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 564 | "hwconfig=fsl_ddr:ecc=off\0" \ |
| 565 | "netdev=eth0\0" \ |
Marek Vasut | 5368c55 | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 566 | "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ |
chenhui zhao | 867b06f | 2011-09-06 16:41:19 +0000 | [diff] [blame] | 567 | "tftpflash=tftpboot $loadaddr $uboot; " \ |
Marek Vasut | 5368c55 | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 568 | "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 569 | " +$filesize; " \ |
| 570 | "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 571 | " +$filesize; " \ |
| 572 | "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 573 | " $filesize; " \ |
| 574 | "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 575 | " +$filesize; " \ |
| 576 | "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 577 | " $filesize\0" \ |
chenhui zhao | 867b06f | 2011-09-06 16:41:19 +0000 | [diff] [blame] | 578 | "consoledev=ttyS1\0" \ |
| 579 | "ramdiskaddr=2000000\0" \ |
| 580 | "ramdiskfile=ramdisk.uboot\0" \ |
| 581 | "fdtaddr=c00000\0" \ |
| 582 | "fdtfile=mpc8548cds.dtb\0" |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 583 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 584 | #define CONFIG_NFSBOOTCOMMAND \ |
| 585 | "setenv bootargs root=/dev/nfs rw " \ |
| 586 | "nfsroot=$serverip:$rootpath " \ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 587 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 588 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 589 | "tftp $loadaddr $bootfile;" \ |
Ed Swarthout | 4bf4abb | 2007-08-21 09:38:59 -0500 | [diff] [blame] | 590 | "tftp $fdtaddr $fdtfile;" \ |
| 591 | "bootm $loadaddr - $fdtaddr" |
Andy Fleming | 8272dc2 | 2006-09-13 10:33:35 -0500 | [diff] [blame] | 592 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 593 | |
| 594 | #define CONFIG_RAMBOOTCOMMAND \ |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 595 | "setenv bootargs root=/dev/ram rw " \ |
| 596 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 597 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 598 | "tftp $loadaddr $bootfile;" \ |
Ed Swarthout | 4bf4abb | 2007-08-21 09:38:59 -0500 | [diff] [blame] | 599 | "tftp $fdtaddr $fdtfile;" \ |
| 600 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 601 | |
Ed Swarthout | f2cff6b | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 602 | #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 603 | |
| 604 | #endif /* __CONFIG_H */ |