blob: 1c998058a94f1baa593490e7d067f3a432f1df62 [file] [log] [blame]
Fabio Estevam7dd65452012-09-24 08:09:33 +00001/*
2 * Copyright (C) 2012 Freescale Semiconductor, Inc.
3 *
Otavio Salvador903e7792012-10-02 09:22:10 +00004 * Configuration settings for the Freescale i.MX6Q SabreAuto board.
Fabio Estevam7dd65452012-09-24 08:09:33 +00005 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Fabio Estevam7dd65452012-09-24 08:09:33 +00007 */
8
9#ifndef __MX6QSABREAUTO_CONFIG_H
10#define __MX6QSABREAUTO_CONFIG_H
Fabio Estevam7dd65452012-09-24 08:09:33 +000011
12#define CONFIG_MACH_TYPE 3529
13#define CONFIG_MXC_UART_BASE UART4_BASE
Otavio Salvador51535d92012-09-26 11:37:01 +000014#define CONFIG_CONSOLE_DEV "ttymxc3"
Otavio Salvador903e7792012-10-02 09:22:10 +000015#define CONFIG_MMCROOT "/dev/mmcblk0p2"
Fabio Estevam7dd65452012-09-24 08:09:33 +000016#define PHYS_SDRAM_SIZE (2u * 1024 * 1024 * 1024)
17
Knut Wohlrab73448b12013-01-21 23:11:21 +000018/* USB Configs */
19#define CONFIG_CMD_USB
20#define CONFIG_USB_EHCI
21#define CONFIG_USB_EHCI_MX6
22#define CONFIG_USB_STORAGE
23#define CONFIG_USB_HOST_ETHER
24#define CONFIG_USB_ETHER_ASIX
Troy Kiskyd1a52862013-10-10 15:27:59 -070025#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
26#define CONFIG_EHCI_HCD_INIT_AFTER_RESET /* For OTG port */
Knut Wohlrab73448b12013-01-21 23:11:21 +000027#define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
28#define CONFIG_MXC_USB_FLAGS 0
29
Ye.Li8fe280f2014-10-30 18:53:49 +080030#define CONFIG_PCA953X
31#define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x30, 8}, {0x32, 8}, {0x34, 8} }
32
Pierre Aubertc1747972013-06-04 09:00:15 +020033#include "mx6sabre_common.h"
Otavio Salvador51535d92012-09-26 11:37:01 +000034
Fabio Estevamcdbdde32014-11-14 11:27:23 -020035#undef CONFIG_SYS_NO_FLASH
36#define CONFIG_SYS_FLASH_BASE WEIM_ARB_BASE_ADDR
37#define CONFIG_SYS_FLASH_SECT_SIZE (128 * 1024)
38#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
39#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
40#define CONFIG_SYS_FLASH_CFI /* Flash memory is CFI compliant */
41#define CONFIG_FLASH_CFI_DRIVER /* Use drivers/cfi_flash.c */
42#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* Use buffered writes*/
43#define CONFIG_SYS_FLASH_EMPTY_INFO
44
Shawn Guode7d02a2012-12-30 14:14:59 +000045#define CONFIG_SYS_FSL_USDHC_NUM 2
46#if defined(CONFIG_ENV_IS_IN_MMC)
47#define CONFIG_SYS_MMC_ENV_DEV 0
48#endif
49
Renato Frias19578162013-05-13 18:01:12 +000050/* I2C Configs */
51#define CONFIG_CMD_I2C
tremb089d032013-09-21 18:13:36 +020052#define CONFIG_SYS_I2C
53#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)03544c62015-09-21 22:43:38 +020054#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
55#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf8cb1012015-03-20 10:20:40 -070056#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
Renato Frias19578162013-05-13 18:01:12 +000057#define CONFIG_SYS_I2C_SPEED 100000
58
Ye.Li83bb3212014-11-12 14:02:05 +080059/* NAND flash command */
60#define CONFIG_CMD_NAND
61#define CONFIG_CMD_NAND_TRIMFFS
62
63/* NAND stuff */
64#define CONFIG_NAND_MXS
65#define CONFIG_SYS_MAX_NAND_DEVICE 1
66#define CONFIG_SYS_NAND_BASE 0x40000000
67#define CONFIG_SYS_NAND_5_ADDR_CYCLE
68#define CONFIG_SYS_NAND_ONFI_DETECTION
69
70/* DMA stuff, needed for GPMI/MXS NAND support */
71#define CONFIG_APBH_DMA
72#define CONFIG_APBH_DMA_BURST
73#define CONFIG_APBH_DMA_BURST8
74
Ye.Li593243d2014-11-06 16:29:02 +080075/* PMIC */
76#define CONFIG_POWER
77#define CONFIG_POWER_I2C
78#define CONFIG_POWER_PFUZE100
79#define CONFIG_POWER_PFUZE100_I2C_ADDR 0x08
80
Fabio Estevam7dd65452012-09-24 08:09:33 +000081#endif /* __MX6QSABREAUTO_CONFIG_H */