Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 2 | /* |
| 3 | * Renesas R8A77970 CPG MSSR driver |
| 4 | * |
| 5 | * Copyright (C) 2017-2018 Marek Vasut <marek.vasut@gmail.com> |
| 6 | * |
| 7 | * Based on the following driver from Linux kernel: |
| 8 | * r8a7796 Clock Pulse Generator / Module Standby and Software Reset |
| 9 | * |
| 10 | * Copyright (C) 2016 Glider bvba |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 11 | */ |
| 12 | |
| 13 | #include <common.h> |
| 14 | #include <clk-uclass.h> |
| 15 | #include <dm.h> |
Simon Glass | cd93d62 | 2020-05-10 11:40:13 -0600 | [diff] [blame] | 16 | #include <linux/bitops.h> |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 17 | |
| 18 | #include <dt-bindings/clock/r8a77970-cpg-mssr.h> |
| 19 | |
| 20 | #include "renesas-cpg-mssr.h" |
Marek Vasut | 58f1788 | 2018-01-08 17:09:45 +0100 | [diff] [blame] | 21 | #include "rcar-gen3-cpg.h" |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 22 | |
Marek Vasut | f7b4e4c | 2021-04-25 21:10:40 +0200 | [diff] [blame] | 23 | #define CPG_SD0CKCR 0x0074 |
| 24 | |
Marek Vasut | f11c967 | 2018-01-08 16:05:28 +0100 | [diff] [blame] | 25 | enum clk_ids { |
| 26 | /* Core Clock Outputs exported to DT */ |
| 27 | LAST_DT_CORE_CLK = R8A77970_CLK_OSC, |
| 28 | |
| 29 | /* External Input Clocks */ |
| 30 | CLK_EXTAL, |
| 31 | CLK_EXTALR, |
| 32 | |
| 33 | /* Internal Core Clocks */ |
| 34 | CLK_MAIN, |
| 35 | CLK_PLL0, |
| 36 | CLK_PLL1, |
Marek Vasut | f11c967 | 2018-01-08 16:05:28 +0100 | [diff] [blame] | 37 | CLK_PLL3, |
Marek Vasut | f11c967 | 2018-01-08 16:05:28 +0100 | [diff] [blame] | 38 | CLK_PLL1_DIV2, |
| 39 | CLK_PLL1_DIV4, |
Marek Vasut | f11c967 | 2018-01-08 16:05:28 +0100 | [diff] [blame] | 40 | |
| 41 | /* Module Clocks */ |
| 42 | MOD_CLK_BASE |
| 43 | }; |
| 44 | |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 45 | static const struct cpg_core_clk r8a77970_core_clks[] = { |
| 46 | /* External Clock Inputs */ |
Marek Vasut | f7b4e4c | 2021-04-25 21:10:40 +0200 | [diff] [blame] | 47 | DEF_INPUT("extal", CLK_EXTAL), |
| 48 | DEF_INPUT("extalr", CLK_EXTALR), |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 49 | |
| 50 | /* Internal Core Clocks */ |
Marek Vasut | f7b4e4c | 2021-04-25 21:10:40 +0200 | [diff] [blame] | 51 | DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL), |
| 52 | DEF_BASE(".pll0", CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN), |
| 53 | DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN), |
| 54 | DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN), |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 55 | |
Marek Vasut | f7b4e4c | 2021-04-25 21:10:40 +0200 | [diff] [blame] | 56 | DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1), |
| 57 | DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4, CLK_PLL1_DIV2, 2, 1), |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 58 | |
| 59 | /* Core Clock Outputs */ |
Marek Vasut | f7b4e4c | 2021-04-25 21:10:40 +0200 | [diff] [blame] | 60 | DEF_FIXED("ztr", R8A77970_CLK_ZTR, CLK_PLL1_DIV2, 6, 1), |
| 61 | DEF_FIXED("ztrd2", R8A77970_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1), |
| 62 | DEF_FIXED("zt", R8A77970_CLK_ZT, CLK_PLL1_DIV2, 4, 1), |
| 63 | DEF_FIXED("zx", R8A77970_CLK_ZX, CLK_PLL1_DIV2, 3, 1), |
| 64 | DEF_FIXED("s1d1", R8A77970_CLK_S1D1, CLK_PLL1_DIV2, 4, 1), |
| 65 | DEF_FIXED("s1d2", R8A77970_CLK_S1D2, CLK_PLL1_DIV2, 8, 1), |
| 66 | DEF_FIXED("s1d4", R8A77970_CLK_S1D4, CLK_PLL1_DIV2, 16, 1), |
| 67 | DEF_FIXED("s2d1", R8A77970_CLK_S2D1, CLK_PLL1_DIV2, 6, 1), |
| 68 | DEF_FIXED("s2d2", R8A77970_CLK_S2D2, CLK_PLL1_DIV2, 12, 1), |
| 69 | DEF_FIXED("s2d4", R8A77970_CLK_S2D4, CLK_PLL1_DIV2, 24, 1), |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 70 | |
Marek Vasut | f7b4e4c | 2021-04-25 21:10:40 +0200 | [diff] [blame] | 71 | DEF_BASE("sd0h", R8A77970_CLK_SD0H, CLK_TYPE_R8A77970_SD0H, |
| 72 | CLK_PLL1_DIV2), |
| 73 | DEF_BASE("sd0", R8A77970_CLK_SD0, CLK_TYPE_R8A77970_SD0, CLK_PLL1_DIV2), |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 74 | |
Marek Vasut | f7b4e4c | 2021-04-25 21:10:40 +0200 | [diff] [blame] | 75 | DEF_FIXED("rpc", R8A77970_CLK_RPC, CLK_PLL1_DIV2, 5, 1), |
| 76 | DEF_FIXED("rpcd2", R8A77970_CLK_RPCD2, CLK_PLL1_DIV2, 10, 1), |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 77 | |
Marek Vasut | f7b4e4c | 2021-04-25 21:10:40 +0200 | [diff] [blame] | 78 | DEF_FIXED("cl", R8A77970_CLK_CL, CLK_PLL1_DIV2, 48, 1), |
| 79 | DEF_FIXED("cp", R8A77970_CLK_CP, CLK_EXTAL, 2, 1), |
| 80 | DEF_FIXED("cpex", R8A77970_CLK_CPEX, CLK_EXTAL, 2, 1), |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 81 | |
Marek Vasut | f7b4e4c | 2021-04-25 21:10:40 +0200 | [diff] [blame] | 82 | DEF_DIV6P1("canfd", R8A77970_CLK_CANFD, CLK_PLL1_DIV4, 0x244), |
| 83 | DEF_DIV6P1("mso", R8A77970_CLK_MSO, CLK_PLL1_DIV4, 0x014), |
| 84 | DEF_DIV6P1("csi0", R8A77970_CLK_CSI0, CLK_PLL1_DIV4, 0x00c), |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 85 | |
Marek Vasut | f7b4e4c | 2021-04-25 21:10:40 +0200 | [diff] [blame] | 86 | DEF_FIXED("osc", R8A77970_CLK_OSC, CLK_PLL1_DIV2, 12*1024, 1), |
| 87 | DEF_FIXED("r", R8A77970_CLK_R, CLK_EXTALR, 1, 1), |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 88 | }; |
| 89 | |
| 90 | static const struct mssr_mod_clk r8a77970_mod_clks[] = { |
Marek Vasut | f7b4e4c | 2021-04-25 21:10:40 +0200 | [diff] [blame] | 91 | DEF_MOD("tmu4", 121, R8A77970_CLK_S2D2), |
| 92 | DEF_MOD("tmu3", 122, R8A77970_CLK_S2D2), |
| 93 | DEF_MOD("tmu2", 123, R8A77970_CLK_S2D2), |
| 94 | DEF_MOD("tmu1", 124, R8A77970_CLK_S2D2), |
| 95 | DEF_MOD("tmu0", 125, R8A77970_CLK_CP), |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 96 | DEF_MOD("ivcp1e", 127, R8A77970_CLK_S2D1), |
Marek Vasut | f7b4e4c | 2021-04-25 21:10:40 +0200 | [diff] [blame] | 97 | DEF_MOD("scif4", 203, R8A77970_CLK_S2D4), |
| 98 | DEF_MOD("scif3", 204, R8A77970_CLK_S2D4), |
| 99 | DEF_MOD("scif1", 206, R8A77970_CLK_S2D4), |
| 100 | DEF_MOD("scif0", 207, R8A77970_CLK_S2D4), |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 101 | DEF_MOD("msiof3", 208, R8A77970_CLK_MSO), |
| 102 | DEF_MOD("msiof2", 209, R8A77970_CLK_MSO), |
| 103 | DEF_MOD("msiof1", 210, R8A77970_CLK_MSO), |
| 104 | DEF_MOD("msiof0", 211, R8A77970_CLK_MSO), |
Marek Vasut | f7b4e4c | 2021-04-25 21:10:40 +0200 | [diff] [blame] | 105 | DEF_MOD("mfis", 213, R8A77970_CLK_S2D2), |
| 106 | DEF_MOD("sys-dmac2", 217, R8A77970_CLK_S2D1), |
| 107 | DEF_MOD("sys-dmac1", 218, R8A77970_CLK_S2D1), |
| 108 | DEF_MOD("cmt3", 300, R8A77970_CLK_R), |
| 109 | DEF_MOD("cmt2", 301, R8A77970_CLK_R), |
| 110 | DEF_MOD("cmt1", 302, R8A77970_CLK_R), |
| 111 | DEF_MOD("cmt0", 303, R8A77970_CLK_R), |
| 112 | DEF_MOD("tpu0", 304, R8A77970_CLK_S2D4), |
| 113 | DEF_MOD("sd-if", 314, R8A77970_CLK_SD0), |
| 114 | DEF_MOD("rwdt", 402, R8A77970_CLK_R), |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 115 | DEF_MOD("intc-ex", 407, R8A77970_CLK_CP), |
Marek Vasut | f7b4e4c | 2021-04-25 21:10:40 +0200 | [diff] [blame] | 116 | DEF_MOD("intc-ap", 408, R8A77970_CLK_S2D1), |
| 117 | DEF_MOD("hscif3", 517, R8A77970_CLK_S2D1), |
| 118 | DEF_MOD("hscif2", 518, R8A77970_CLK_S2D1), |
| 119 | DEF_MOD("hscif1", 519, R8A77970_CLK_S2D1), |
| 120 | DEF_MOD("hscif0", 520, R8A77970_CLK_S2D1), |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 121 | DEF_MOD("thermal", 522, R8A77970_CLK_CP), |
| 122 | DEF_MOD("pwm", 523, R8A77970_CLK_S2D4), |
| 123 | DEF_MOD("fcpvd0", 603, R8A77970_CLK_S2D1), |
| 124 | DEF_MOD("vspd0", 623, R8A77970_CLK_S2D1), |
| 125 | DEF_MOD("csi40", 716, R8A77970_CLK_CSI0), |
| 126 | DEF_MOD("du0", 724, R8A77970_CLK_S2D1), |
| 127 | DEF_MOD("lvds", 727, R8A77970_CLK_S2D1), |
| 128 | DEF_MOD("vin3", 808, R8A77970_CLK_S2D1), |
| 129 | DEF_MOD("vin2", 809, R8A77970_CLK_S2D1), |
| 130 | DEF_MOD("vin1", 810, R8A77970_CLK_S2D1), |
| 131 | DEF_MOD("vin0", 811, R8A77970_CLK_S2D1), |
| 132 | DEF_MOD("etheravb", 812, R8A77970_CLK_S2D2), |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 133 | DEF_MOD("gpio5", 907, R8A77970_CLK_CP), |
| 134 | DEF_MOD("gpio4", 908, R8A77970_CLK_CP), |
| 135 | DEF_MOD("gpio3", 909, R8A77970_CLK_CP), |
| 136 | DEF_MOD("gpio2", 910, R8A77970_CLK_CP), |
| 137 | DEF_MOD("gpio1", 911, R8A77970_CLK_CP), |
| 138 | DEF_MOD("gpio0", 912, R8A77970_CLK_CP), |
| 139 | DEF_MOD("can-fd", 914, R8A77970_CLK_S2D2), |
Marek Vasut | f7b4e4c | 2021-04-25 21:10:40 +0200 | [diff] [blame] | 140 | DEF_MOD("rpc-if", 917, R8A77970_CLK_RPC), |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 141 | DEF_MOD("i2c4", 927, R8A77970_CLK_S2D2), |
| 142 | DEF_MOD("i2c3", 928, R8A77970_CLK_S2D2), |
| 143 | DEF_MOD("i2c2", 929, R8A77970_CLK_S2D2), |
| 144 | DEF_MOD("i2c1", 930, R8A77970_CLK_S2D2), |
| 145 | DEF_MOD("i2c0", 931, R8A77970_CLK_S2D2), |
| 146 | }; |
| 147 | |
Marek Vasut | 7c88556 | 2018-01-16 19:23:17 +0100 | [diff] [blame] | 148 | /* |
| 149 | * CPG Clock Data |
| 150 | */ |
| 151 | |
| 152 | /* |
| 153 | * MD EXTAL PLL0 PLL1 PLL3 |
| 154 | * 14 13 19 (MHz) |
| 155 | *------------------------------------------------- |
| 156 | * 0 0 0 16.66 x 1 x192 x192 x96 |
| 157 | * 0 0 1 16.66 x 1 x192 x192 x80 |
| 158 | * 0 1 0 20 x 1 x160 x160 x80 |
| 159 | * 0 1 1 20 x 1 x160 x160 x66 |
| 160 | * 1 0 0 27 / 2 x236 x236 x118 |
| 161 | * 1 0 1 27 / 2 x236 x236 x98 |
| 162 | * 1 1 0 33.33 / 2 x192 x192 x96 |
| 163 | * 1 1 1 33.33 / 2 x192 x192 x80 |
| 164 | */ |
| 165 | #define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 12) | \ |
| 166 | (((md) & BIT(13)) >> 12) | \ |
| 167 | (((md) & BIT(19)) >> 19)) |
| 168 | |
| 169 | static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[8] = { |
| 170 | /* EXTAL div PLL1 mult/div PLL3 mult/div */ |
| 171 | { 1, 192, 1, 96, 1, }, |
| 172 | { 1, 192, 1, 80, 1, }, |
| 173 | { 1, 160, 1, 80, 1, }, |
| 174 | { 1, 160, 1, 66, 1, }, |
| 175 | { 2, 236, 1, 118, 1, }, |
| 176 | { 2, 236, 1, 98, 1, }, |
| 177 | { 2, 192, 1, 96, 1, }, |
| 178 | { 2, 192, 1, 80, 1, }, |
| 179 | }; |
| 180 | |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 181 | static const struct mstp_stop_table r8a77970_mstp_table[] = { |
Marek Vasut | ff50b32 | 2018-01-15 00:58:35 +0100 | [diff] [blame] | 182 | { 0x00230000, 0x0, 0x00230000, 0 }, |
Marek Vasut | 3934b41 | 2020-04-25 14:57:45 +0200 | [diff] [blame] | 183 | { 0x0be00000, 0x0, 0x0be00000, 0 }, |
| 184 | { 0x04062fd8, 0x2080, 0x04062fd8, 0 }, |
| 185 | { 0x00c0c0df, 0x0, 0x00c0c0df, 0 }, |
| 186 | { 0x80000004, 0x180, 0x80000004, 0 }, |
| 187 | { 0x00de0028, 0x0, 0x00de0028, 0 }, |
| 188 | { 0x00800008, 0x0, 0x00800008, 0 }, |
| 189 | { 0x09010000, 0x0, 0x09010000, 0 }, |
| 190 | { 0x7ff21f00, 0x0, 0x7ff21f00, 0 }, |
| 191 | { 0xf8025f84, 0x0, 0xf8025f84, 0 }, |
| 192 | { 0x00000000, 0x0, 0x00000000, 0 }, |
| 193 | { 0x00000000, 0x0, 0x00000000, 0 }, |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 194 | }; |
| 195 | |
Marek Vasut | 7c88556 | 2018-01-16 19:23:17 +0100 | [diff] [blame] | 196 | static const void *r8a77970_get_pll_config(const u32 cpg_mode) |
| 197 | { |
| 198 | return &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)]; |
| 199 | } |
| 200 | |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 201 | static const struct cpg_mssr_info r8a77970_cpg_mssr_info = { |
| 202 | .core_clk = r8a77970_core_clks, |
| 203 | .core_clk_size = ARRAY_SIZE(r8a77970_core_clks), |
| 204 | .mod_clk = r8a77970_mod_clks, |
| 205 | .mod_clk_size = ARRAY_SIZE(r8a77970_mod_clks), |
| 206 | .mstp_table = r8a77970_mstp_table, |
| 207 | .mstp_table_size = ARRAY_SIZE(r8a77970_mstp_table), |
| 208 | .reset_node = "renesas,r8a77970-rst", |
Marek Vasut | e935409 | 2021-04-25 21:53:05 +0200 | [diff] [blame] | 209 | .reset_modemr_offset = CPG_RST_MODEMR, |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 210 | .extalr_node = "extalr", |
Marek Vasut | f11c967 | 2018-01-08 16:05:28 +0100 | [diff] [blame] | 211 | .mod_clk_base = MOD_CLK_BASE, |
| 212 | .clk_extal_id = CLK_EXTAL, |
| 213 | .clk_extalr_id = CLK_EXTALR, |
Marek Vasut | 7c88556 | 2018-01-16 19:23:17 +0100 | [diff] [blame] | 214 | .get_pll_config = r8a77970_get_pll_config, |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 215 | }; |
| 216 | |
Marek Vasut | 326e05c | 2023-01-26 21:02:03 +0100 | [diff] [blame] | 217 | static const struct udevice_id r8a77970_cpg_ids[] = { |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 218 | { |
| 219 | .compatible = "renesas,r8a77970-cpg-mssr", |
| 220 | .data = (ulong)&r8a77970_cpg_mssr_info |
| 221 | }, |
| 222 | { } |
| 223 | }; |
| 224 | |
Marek Vasut | 326e05c | 2023-01-26 21:02:03 +0100 | [diff] [blame] | 225 | U_BOOT_DRIVER(cpg_r8a77970) = { |
| 226 | .name = "cpg_r8a77970", |
| 227 | .id = UCLASS_NOP, |
| 228 | .of_match = r8a77970_cpg_ids, |
| 229 | .bind = gen3_cpg_bind, |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 230 | }; |