blob: 6c7a052d55cf8ec23ba505c7fb57161e843a8427 [file] [log] [blame]
Chander Kashyap0aee53b2012-02-05 23:01:47 +00001/*
Hatim RV540b5af2012-12-11 00:52:48 +00002 * Copyright (C) 2012 Samsung Electronics
Chander Kashyap0aee53b2012-02-05 23:01:47 +00003 *
Hatim RV540b5af2012-12-11 00:52:48 +00004 * Configuration settings for the SAMSUNG EXYNOS5250 board.
Chander Kashyap0aee53b2012-02-05 23:01:47 +00005 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef __CONFIG_H
26#define __CONFIG_H
27
28/* High Level Configuration Options */
29#define CONFIG_SAMSUNG /* in a SAMSUNG core */
30#define CONFIG_S5P /* S5P Family */
31#define CONFIG_EXYNOS5 /* which is in a Exynos5 Family */
32#define CONFIG_SMDK5250 /* which is in a SMDK5250 */
33
34#include <asm/arch/cpu.h> /* get chip and board defs */
35
Simon Glass068a1e42013-03-05 14:39:58 +000036#define CONFIG_SYS_GENERIC_BOARD
Chander Kashyap0aee53b2012-02-05 23:01:47 +000037#define CONFIG_ARCH_CPU_INIT
38#define CONFIG_DISPLAY_CPUINFO
39#define CONFIG_DISPLAY_BOARDINFO
40
Hatim RV540b5af2012-12-11 00:52:48 +000041/* Enable fdt support for Exynos5250 */
42#define CONFIG_ARCH_DEVICE_TREE exynos5250
43#define CONFIG_OF_CONTROL
44#define CONFIG_OF_SEPARATE
45
Chander Kashyap0aee53b2012-02-05 23:01:47 +000046/* Keep L2 Cache Disabled */
47#define CONFIG_SYS_DCACHE_OFF
48
Akshay Saraswat8e6ee292013-03-20 21:00:57 +000049/* Enable ACE acceleration for SHA1 and SHA256 */
50#define CONFIG_EXYNOS_ACE_SHA
Akshay Saraswat2c6346c2013-03-20 21:00:59 +000051#define CONFIG_SHA_HW_ACCEL
Akshay Saraswat8e6ee292013-03-20 21:00:57 +000052
Chander Kashyap0aee53b2012-02-05 23:01:47 +000053#define CONFIG_SYS_SDRAM_BASE 0x40000000
54#define CONFIG_SYS_TEXT_BASE 0x43E00000
55
56/* input clock of PLL: SMDK5250 has 24MHz input clock */
57#define CONFIG_SYS_CLK_FREQ 24000000
58
59#define CONFIG_SETUP_MEMORY_TAGS
60#define CONFIG_CMDLINE_TAG
61#define CONFIG_INITRD_TAG
62#define CONFIG_CMDLINE_EDITING
63
64/* MACH_TYPE_SMDK5250 macro will be removed once added to mach-types */
65#define MACH_TYPE_SMDK5250 3774
66#define CONFIG_MACH_TYPE MACH_TYPE_SMDK5250
67
68/* Power Down Modes */
69#define S5P_CHECK_SLEEP 0x00000BAD
70#define S5P_CHECK_DIDLE 0xBAD00000
71#define S5P_CHECK_LPA 0xABAD0000
72
73/* Offset for inform registers */
74#define INFORM0_OFFSET 0x800
75#define INFORM1_OFFSET 0x804
76
77/* Size of malloc() pool */
Rajeshwari Shinde211e8432012-12-10 01:55:48 +000078#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (4 << 20))
Chander Kashyap0aee53b2012-02-05 23:01:47 +000079
80/* select serial console configuration */
Chander Kashyap0aee53b2012-02-05 23:01:47 +000081#define CONFIG_BAUDRATE 115200
82#define EXYNOS5_DEFAULT_UART_OFFSET 0x010000
Rajeshwari Shindec5171d12013-06-24 16:47:23 +053083#define CONFIG_SILENT_CONSOLE
Chander Kashyap0aee53b2012-02-05 23:01:47 +000084
Ajay Kumara2468de2013-01-10 21:06:11 +000085/* Console configuration */
86#define CONFIG_CONSOLE_MUX
87#define CONFIG_SYS_CONSOLE_IS_IN_ENV
88#define EXYNOS_DEVICE_SETTINGS \
89 "stdin=serial\0" \
90 "stdout=serial,lcd\0" \
91 "stderr=serial,lcd\0"
92
93#define CONFIG_EXTRA_ENV_SETTINGS \
94 EXYNOS_DEVICE_SETTINGS
95
Chander Kashyap0aee53b2012-02-05 23:01:47 +000096/* SD/MMC configuration */
97#define CONFIG_GENERIC_MMC
98#define CONFIG_MMC
Jaehoon Chung7d2d58b2012-04-23 02:36:29 +000099#define CONFIG_SDHCI
100#define CONFIG_S5P_SDHCI
Amar752f4c42013-04-27 11:42:57 +0530101#define CONFIG_DWMMC
102#define CONFIG_EXYNOS_DWMMC
103#define CONFIG_SUPPORT_EMMC_BOOT
104
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000105
106#define CONFIG_BOARD_EARLY_INIT_F
107
108/* PWM */
109#define CONFIG_PWM
110
111/* allow to overwrite serial and ethaddr */
112#define CONFIG_ENV_OVERWRITE
113
114/* Command definition*/
115#include <config_cmd_default.h>
116
117#define CONFIG_CMD_PING
118#define CONFIG_CMD_ELF
119#define CONFIG_CMD_MMC
120#define CONFIG_CMD_EXT2
121#define CONFIG_CMD_FAT
Chander Kashyapbf936212012-02-09 01:26:19 +0000122#define CONFIG_CMD_NET
Akshay Saraswat2c6346c2013-03-20 21:00:59 +0000123#define CONFIG_CMD_HASH
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000124
125#define CONFIG_BOOTDELAY 3
126#define CONFIG_ZERO_BOOTDELAY_CHECK
127
Akshay Saraswatf7f85f72013-02-25 01:13:03 +0000128/* Thermal Management Unit */
129#define CONFIG_EXYNOS_TMU
Akshay Saraswat8afcfc22013-02-25 01:13:05 +0000130#define CONFIG_CMD_DTT
131#define CONFIG_TMU_CMD_DTT
Akshay Saraswatf7f85f72013-02-25 01:13:03 +0000132
Rajeshwari Shindea4dae632012-05-14 05:52:05 +0000133/* USB */
134#define CONFIG_CMD_USB
135#define CONFIG_USB_EHCI
136#define CONFIG_USB_EHCI_EXYNOS
137#define CONFIG_USB_STORAGE
138
Vivek Gautam70656c72013-01-28 00:39:59 +0000139/* USB boot mode */
140#define EXYNOS_COPY_USB_FNPTR_ADDR 0x02020070
141#define EXYNOS_USB_SECONDARY_BOOT 0xfeed0002
142#define EXYNOS_IRAM_SECONDARY_BASE 0x02020018
143
Simon Glassc1af6082013-04-12 10:44:58 +0000144/* TPM */
145#define CONFIG_TPM
146#define CONFIG_CMD_TPM
147#define CONFIG_INFINEON_TPM_I2C
148#define CONFIG_INFINEON_TPM_I2C_BUS 3
149#define CONFIG_INFINEON_TPM_I2C_ADDR 0x20
150
Chander Kashyap81e35202012-02-05 23:01:48 +0000151/* MMC SPL */
152#define CONFIG_SPL
153#define COPY_BL2_FNPTR_ADDR 0x02020030
154
Rajeshwari Shinde78fbcc92012-07-03 20:02:53 +0000155/* specific .lds file */
Rajeshwari Shinde6e50e5c2013-07-04 12:29:15 +0530156#define CONFIG_SPL_LDSCRIPT "board/samsung/common/exynos-uboot-spl.lds"
Rajeshwari Shinde78fbcc92012-07-03 20:02:53 +0000157#define CONFIG_SPL_TEXT_BASE 0x02023400
Albert ARIBAUDeac579d2013-04-12 05:14:33 +0000158#define CONFIG_SPL_MAX_FOOTPRINT (14 * 1024)
Rajeshwari Shinde78fbcc92012-07-03 20:02:53 +0000159
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000160#define CONFIG_BOOTCOMMAND "mmc read 40007000 451 2000; bootm 40007000"
161
162/* Miscellaneous configurable options */
163#define CONFIG_SYS_LONGHELP /* undef to save memory */
164#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000165#define CONFIG_SYS_PROMPT "SMDK5250 # "
166#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
167#define CONFIG_SYS_PBSIZE 384 /* Print Buffer Size */
168#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
169#define CONFIG_DEFAULT_CONSOLE "console=ttySAC1,115200n8\0"
170/* Boot Argument Buffer Size */
171#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
172/* memtest works on */
173#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
174#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000)
175#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
176
177#define CONFIG_SYS_HZ 1000
178
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000179#define CONFIG_RD_LVL
180
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000181#define CONFIG_NR_DRAM_BANKS 8
182#define SDRAM_BANK_SIZE (256UL << 20UL) /* 256 MB */
183#define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
184#define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE
185#define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
186#define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE
187#define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
188#define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE
189#define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
190#define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE
191#define PHYS_SDRAM_5 (CONFIG_SYS_SDRAM_BASE + (4 * SDRAM_BANK_SIZE))
192#define PHYS_SDRAM_5_SIZE SDRAM_BANK_SIZE
193#define PHYS_SDRAM_6 (CONFIG_SYS_SDRAM_BASE + (5 * SDRAM_BANK_SIZE))
194#define PHYS_SDRAM_6_SIZE SDRAM_BANK_SIZE
195#define PHYS_SDRAM_7 (CONFIG_SYS_SDRAM_BASE + (6 * SDRAM_BANK_SIZE))
196#define PHYS_SDRAM_7_SIZE SDRAM_BANK_SIZE
197#define PHYS_SDRAM_8 (CONFIG_SYS_SDRAM_BASE + (7 * SDRAM_BANK_SIZE))
198#define PHYS_SDRAM_8_SIZE SDRAM_BANK_SIZE
199
200#define CONFIG_SYS_MONITOR_BASE 0x00000000
201
202/* FLASH and environment organization */
203#define CONFIG_SYS_NO_FLASH
204#undef CONFIG_CMD_IMLS
205#define CONFIG_IDENT_STRING " for SMDK5250"
206
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000207#define CONFIG_SYS_MMC_ENV_DEV 0
208
209#define CONFIG_SECURE_BL1_ONLY
210
211/* Secure FW size configuration */
212#ifdef CONFIG_SECURE_BL1_ONLY
213#define CONFIG_SEC_FW_SIZE (8 << 10) /* 8KB */
214#else
215#define CONFIG_SEC_FW_SIZE 0
216#endif
217
218/* Configuration of BL1, BL2, ENV Blocks on mmc */
219#define CONFIG_RES_BLOCK_SIZE (512)
220#define CONFIG_BL1_SIZE (16 << 10) /*16 K reserved for BL1*/
221#define CONFIG_BL2_SIZE (512UL << 10UL) /* 512 KB */
222#define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */
223
224#define CONFIG_BL1_OFFSET (CONFIG_RES_BLOCK_SIZE + CONFIG_SEC_FW_SIZE)
225#define CONFIG_BL2_OFFSET (CONFIG_BL1_OFFSET + CONFIG_BL1_SIZE)
226#define CONFIG_ENV_OFFSET (CONFIG_BL2_OFFSET + CONFIG_BL2_SIZE)
227
Chander Kashyap81e35202012-02-05 23:01:48 +0000228/* U-boot copy size from boot Media to DRAM.*/
229#define BL2_START_OFFSET (CONFIG_BL2_OFFSET/512)
230#define BL2_SIZE_BLOC_COUNT (CONFIG_BL2_SIZE/512)
Rajeshwari Shinde7a533772012-11-02 01:15:38 +0000231
232#define OM_STAT (0x1f << 1)
233#define EXYNOS_COPY_SPI_FNPTR_ADDR 0x02020058
234#define SPI_FLASH_UBOOT_POS (CONFIG_SEC_FW_SIZE + CONFIG_BL1_SIZE)
235
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000236#define CONFIG_DOS_PARTITION
Amar752f4c42013-04-27 11:42:57 +0530237#define CONFIG_EFI_PARTITION
238#define CONFIG_CMD_PART
239#define CONFIG_PARTITION_UUIDS
240
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000241
242#define CONFIG_IRAM_STACK 0x02050000
243
244#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_LOAD_ADDR - 0x1000000)
245
Rajeshwari Shindec82b0502012-07-23 21:23:55 +0000246/* I2C */
247#define CONFIG_SYS_I2C_INIT_BOARD
248#define CONFIG_HARD_I2C
249#define CONFIG_CMD_I2C
250#define CONFIG_SYS_I2C_SPEED 100000 /* 100 Kbps */
251#define CONFIG_DRIVER_S3C24X0_I2C
252#define CONFIG_I2C_MULTI_BUS
253#define CONFIG_MAX_I2C_NUM 8
254#define CONFIG_SYS_I2C_SLAVE 0x0
Simon Glass23b479b2012-12-05 14:46:45 +0000255#define CONFIG_I2C_EDID
Rajeshwari Shindec82b0502012-07-23 21:23:55 +0000256
Rajeshwari Shinde0d146a52012-08-24 00:39:24 +0000257/* PMIC */
258#define CONFIG_PMIC
259#define CONFIG_PMIC_I2C
260#define CONFIG_PMIC_MAX77686
261
Hatim RV3a8a7002012-11-02 01:15:37 +0000262/* SPI */
263#define CONFIG_ENV_IS_IN_SPI_FLASH
264#define CONFIG_SPI_FLASH
265
266#ifdef CONFIG_SPI_FLASH
267#define CONFIG_EXYNOS_SPI
268#define CONFIG_CMD_SF
269#define CONFIG_CMD_SPI
270#define CONFIG_SPI_FLASH_WINBOND
Rajeshwari Shindec7c4fe02013-01-22 20:31:57 +0000271#define CONFIG_SPI_FLASH_GIGADEVICE
Hatim RV3a8a7002012-11-02 01:15:37 +0000272#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
273#define CONFIG_SF_DEFAULT_SPEED 50000000
274#define EXYNOS5_SPI_NUM_CONTROLLERS 5
275#endif
276
277#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
278#define CONFIG_ENV_SPI_MODE SPI_MODE_0
279#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
280#define CONFIG_ENV_SPI_BUS 1
281#define CONFIG_ENV_SPI_MAX_HZ 50000000
282#endif
283
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000284/* PMIC */
Rajeshwari Shinde211e8432012-12-10 01:55:48 +0000285#define CONFIG_POWER
286#define CONFIG_POWER_I2C
287#define CONFIG_POWER_MAX77686
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000288
289/* SPI */
290#define CONFIG_ENV_IS_IN_SPI_FLASH
291#define CONFIG_SPI_FLASH
292
Chander Kashyap061562c2012-09-05 00:38:21 +0000293#ifdef CONFIG_SPI_FLASH
294#define CONFIG_EXYNOS_SPI
295#define CONFIG_CMD_SF
296#define CONFIG_CMD_SPI
297#define CONFIG_SPI_FLASH_WINBOND
298#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000299#define CONFIG_SF_DEFAULT_SPEED 50000000
300#define EXYNOS5_SPI_NUM_CONTROLLERS 5
301#endif
302
303#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
Rajeshwari Shinde36364712012-10-25 19:49:30 +0000304#define CONFIG_ENV_SPI_MODE SPI_MODE_0
305#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
306#define CONFIG_ENV_SPI_BUS 1
307#define CONFIG_ENV_SPI_MAX_HZ 50000000
308#endif
309
310/* Ethernet Controllor Driver */
311#ifdef CONFIG_CMD_NET
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000312#define CONFIG_SMC911X
313#define CONFIG_SMC911X_BASE 0x5000000
314#define CONFIG_SMC911X_16_BIT
315#define CONFIG_ENV_SROM_BANK 1
316#endif /*CONFIG_CMD_NET*/
317
318/* Enable PXE Support */
319#ifdef CONFIG_CMD_NET
320#define CONFIG_CMD_PXE
321#define CONFIG_MENU
322#endif
323
324/* Sound */
325#define CONFIG_CMD_SOUND
326#ifdef CONFIG_CMD_SOUND
327#define CONFIG_SOUND
328#define CONFIG_I2S
Rajeshwari Shindecfa6df12013-02-14 19:46:16 +0000329#define CONFIG_SOUND_MAX98095
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000330#define CONFIG_SOUND_WM8994
331#endif
332
333/* Enable devicetree support */
334#define CONFIG_OF_LIBFDT
335
Simon Glass23b479b2012-12-05 14:46:45 +0000336/* SHA hashing */
337#define CONFIG_CMD_HASH
338#define CONFIG_HASH_VERIFY
339#define CONFIG_SHA1
340#define CONFIG_SHA256
341
Ajay Kumar9b572852013-01-08 20:42:26 +0000342/* Display */
343#define CONFIG_LCD
Ajay Kumar99e51622013-01-10 21:06:10 +0000344#ifdef CONFIG_LCD
Ajay Kumar9b572852013-01-08 20:42:26 +0000345#define CONFIG_EXYNOS_FB
346#define CONFIG_EXYNOS_DP
347#define LCD_XRES 2560
348#define LCD_YRES 1600
349#define LCD_BPP LCD_COLOR16
Ajay Kumar99e51622013-01-10 21:06:10 +0000350#endif
Ajay Kumar9b572852013-01-08 20:42:26 +0000351
Akshay Saraswat4f3bfa92013-03-28 04:32:15 +0000352/* Enable Time Command */
353#define CONFIG_CMD_TIME
354
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000355#endif /* __CONFIG_H */