blob: 7378487b3f194f983d29c6408eb3d277dec9bc16 [file] [log] [blame]
Chander Kashyap0aee53b2012-02-05 23:01:47 +00001/*
Hatim RV540b5af2012-12-11 00:52:48 +00002 * Copyright (C) 2012 Samsung Electronics
Chander Kashyap0aee53b2012-02-05 23:01:47 +00003 *
Hatim RV540b5af2012-12-11 00:52:48 +00004 * Configuration settings for the SAMSUNG EXYNOS5250 board.
Chander Kashyap0aee53b2012-02-05 23:01:47 +00005 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef __CONFIG_H
26#define __CONFIG_H
27
28/* High Level Configuration Options */
29#define CONFIG_SAMSUNG /* in a SAMSUNG core */
30#define CONFIG_S5P /* S5P Family */
31#define CONFIG_EXYNOS5 /* which is in a Exynos5 Family */
32#define CONFIG_SMDK5250 /* which is in a SMDK5250 */
33
34#include <asm/arch/cpu.h> /* get chip and board defs */
35
Simon Glass068a1e42013-03-05 14:39:58 +000036#define CONFIG_SYS_GENERIC_BOARD
Chander Kashyap0aee53b2012-02-05 23:01:47 +000037#define CONFIG_ARCH_CPU_INIT
38#define CONFIG_DISPLAY_CPUINFO
39#define CONFIG_DISPLAY_BOARDINFO
40
Hatim RV540b5af2012-12-11 00:52:48 +000041/* Enable fdt support for Exynos5250 */
42#define CONFIG_ARCH_DEVICE_TREE exynos5250
43#define CONFIG_OF_CONTROL
44#define CONFIG_OF_SEPARATE
45
Chander Kashyap0aee53b2012-02-05 23:01:47 +000046/* Keep L2 Cache Disabled */
47#define CONFIG_SYS_DCACHE_OFF
48
49#define CONFIG_SYS_SDRAM_BASE 0x40000000
50#define CONFIG_SYS_TEXT_BASE 0x43E00000
51
52/* input clock of PLL: SMDK5250 has 24MHz input clock */
53#define CONFIG_SYS_CLK_FREQ 24000000
54
55#define CONFIG_SETUP_MEMORY_TAGS
56#define CONFIG_CMDLINE_TAG
57#define CONFIG_INITRD_TAG
58#define CONFIG_CMDLINE_EDITING
59
60/* MACH_TYPE_SMDK5250 macro will be removed once added to mach-types */
61#define MACH_TYPE_SMDK5250 3774
62#define CONFIG_MACH_TYPE MACH_TYPE_SMDK5250
63
64/* Power Down Modes */
65#define S5P_CHECK_SLEEP 0x00000BAD
66#define S5P_CHECK_DIDLE 0xBAD00000
67#define S5P_CHECK_LPA 0xABAD0000
68
69/* Offset for inform registers */
70#define INFORM0_OFFSET 0x800
71#define INFORM1_OFFSET 0x804
72
73/* Size of malloc() pool */
Rajeshwari Shinde211e8432012-12-10 01:55:48 +000074#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (4 << 20))
Chander Kashyap0aee53b2012-02-05 23:01:47 +000075
76/* select serial console configuration */
Rajeshwari Shinde41222c22012-07-03 20:03:00 +000077#define CONFIG_SERIAL3 /* use SERIAL 3 */
Chander Kashyap0aee53b2012-02-05 23:01:47 +000078#define CONFIG_BAUDRATE 115200
79#define EXYNOS5_DEFAULT_UART_OFFSET 0x010000
80
Ajay Kumara2468de2013-01-10 21:06:11 +000081/* Console configuration */
82#define CONFIG_CONSOLE_MUX
83#define CONFIG_SYS_CONSOLE_IS_IN_ENV
84#define EXYNOS_DEVICE_SETTINGS \
85 "stdin=serial\0" \
86 "stdout=serial,lcd\0" \
87 "stderr=serial,lcd\0"
88
89#define CONFIG_EXTRA_ENV_SETTINGS \
90 EXYNOS_DEVICE_SETTINGS
91
Chander Kashyap0aee53b2012-02-05 23:01:47 +000092#define TZPC_BASE_OFFSET 0x10000
93
94/* SD/MMC configuration */
95#define CONFIG_GENERIC_MMC
96#define CONFIG_MMC
Jaehoon Chung7d2d58b2012-04-23 02:36:29 +000097#define CONFIG_SDHCI
98#define CONFIG_S5P_SDHCI
Chander Kashyap0aee53b2012-02-05 23:01:47 +000099
100#define CONFIG_BOARD_EARLY_INIT_F
101
102/* PWM */
103#define CONFIG_PWM
104
105/* allow to overwrite serial and ethaddr */
106#define CONFIG_ENV_OVERWRITE
107
108/* Command definition*/
109#include <config_cmd_default.h>
110
111#define CONFIG_CMD_PING
112#define CONFIG_CMD_ELF
113#define CONFIG_CMD_MMC
114#define CONFIG_CMD_EXT2
115#define CONFIG_CMD_FAT
Chander Kashyapbf936212012-02-09 01:26:19 +0000116#define CONFIG_CMD_NET
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000117
118#define CONFIG_BOOTDELAY 3
119#define CONFIG_ZERO_BOOTDELAY_CHECK
120
Akshay Saraswatf7f85f72013-02-25 01:13:03 +0000121/* Thermal Management Unit */
122#define CONFIG_EXYNOS_TMU
Akshay Saraswat8afcfc22013-02-25 01:13:05 +0000123#define CONFIG_CMD_DTT
124#define CONFIG_TMU_CMD_DTT
Akshay Saraswatf7f85f72013-02-25 01:13:03 +0000125
Rajeshwari Shindea4dae632012-05-14 05:52:05 +0000126/* USB */
127#define CONFIG_CMD_USB
128#define CONFIG_USB_EHCI
129#define CONFIG_USB_EHCI_EXYNOS
130#define CONFIG_USB_STORAGE
131
Simon Glassc1af6082013-04-12 10:44:58 +0000132/* TPM */
133#define CONFIG_TPM
134#define CONFIG_CMD_TPM
135#define CONFIG_INFINEON_TPM_I2C
136#define CONFIG_INFINEON_TPM_I2C_BUS 3
137#define CONFIG_INFINEON_TPM_I2C_ADDR 0x20
138
Chander Kashyap81e35202012-02-05 23:01:48 +0000139/* MMC SPL */
140#define CONFIG_SPL
141#define COPY_BL2_FNPTR_ADDR 0x02020030
142
Rajeshwari Shinde78fbcc92012-07-03 20:02:53 +0000143/* specific .lds file */
144#define CONFIG_SPL_LDSCRIPT "board/samsung/smdk5250/smdk5250-uboot-spl.lds"
145#define CONFIG_SPL_TEXT_BASE 0x02023400
146#define CONFIG_SPL_MAX_SIZE (14 * 1024)
147
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000148#define CONFIG_BOOTCOMMAND "mmc read 40007000 451 2000; bootm 40007000"
149
150/* Miscellaneous configurable options */
151#define CONFIG_SYS_LONGHELP /* undef to save memory */
152#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000153#define CONFIG_SYS_PROMPT "SMDK5250 # "
154#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
155#define CONFIG_SYS_PBSIZE 384 /* Print Buffer Size */
156#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
157#define CONFIG_DEFAULT_CONSOLE "console=ttySAC1,115200n8\0"
158/* Boot Argument Buffer Size */
159#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
160/* memtest works on */
161#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
162#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000)
163#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
164
165#define CONFIG_SYS_HZ 1000
166
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000167#define CONFIG_RD_LVL
168
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000169#define CONFIG_NR_DRAM_BANKS 8
170#define SDRAM_BANK_SIZE (256UL << 20UL) /* 256 MB */
171#define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
172#define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE
173#define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
174#define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE
175#define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
176#define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE
177#define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
178#define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE
179#define PHYS_SDRAM_5 (CONFIG_SYS_SDRAM_BASE + (4 * SDRAM_BANK_SIZE))
180#define PHYS_SDRAM_5_SIZE SDRAM_BANK_SIZE
181#define PHYS_SDRAM_6 (CONFIG_SYS_SDRAM_BASE + (5 * SDRAM_BANK_SIZE))
182#define PHYS_SDRAM_6_SIZE SDRAM_BANK_SIZE
183#define PHYS_SDRAM_7 (CONFIG_SYS_SDRAM_BASE + (6 * SDRAM_BANK_SIZE))
184#define PHYS_SDRAM_7_SIZE SDRAM_BANK_SIZE
185#define PHYS_SDRAM_8 (CONFIG_SYS_SDRAM_BASE + (7 * SDRAM_BANK_SIZE))
186#define PHYS_SDRAM_8_SIZE SDRAM_BANK_SIZE
187
188#define CONFIG_SYS_MONITOR_BASE 0x00000000
189
190/* FLASH and environment organization */
191#define CONFIG_SYS_NO_FLASH
192#undef CONFIG_CMD_IMLS
193#define CONFIG_IDENT_STRING " for SMDK5250"
194
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000195#define CONFIG_SYS_MMC_ENV_DEV 0
196
197#define CONFIG_SECURE_BL1_ONLY
198
199/* Secure FW size configuration */
200#ifdef CONFIG_SECURE_BL1_ONLY
201#define CONFIG_SEC_FW_SIZE (8 << 10) /* 8KB */
202#else
203#define CONFIG_SEC_FW_SIZE 0
204#endif
205
206/* Configuration of BL1, BL2, ENV Blocks on mmc */
207#define CONFIG_RES_BLOCK_SIZE (512)
208#define CONFIG_BL1_SIZE (16 << 10) /*16 K reserved for BL1*/
209#define CONFIG_BL2_SIZE (512UL << 10UL) /* 512 KB */
210#define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */
211
212#define CONFIG_BL1_OFFSET (CONFIG_RES_BLOCK_SIZE + CONFIG_SEC_FW_SIZE)
213#define CONFIG_BL2_OFFSET (CONFIG_BL1_OFFSET + CONFIG_BL1_SIZE)
214#define CONFIG_ENV_OFFSET (CONFIG_BL2_OFFSET + CONFIG_BL2_SIZE)
215
Chander Kashyap81e35202012-02-05 23:01:48 +0000216/* U-boot copy size from boot Media to DRAM.*/
217#define BL2_START_OFFSET (CONFIG_BL2_OFFSET/512)
218#define BL2_SIZE_BLOC_COUNT (CONFIG_BL2_SIZE/512)
Rajeshwari Shinde7a533772012-11-02 01:15:38 +0000219
220#define OM_STAT (0x1f << 1)
221#define EXYNOS_COPY_SPI_FNPTR_ADDR 0x02020058
222#define SPI_FLASH_UBOOT_POS (CONFIG_SEC_FW_SIZE + CONFIG_BL1_SIZE)
223
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000224#define CONFIG_DOS_PARTITION
225
226#define CONFIG_IRAM_STACK 0x02050000
227
228#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_LOAD_ADDR - 0x1000000)
229
Rajeshwari Shindec82b0502012-07-23 21:23:55 +0000230/* I2C */
231#define CONFIG_SYS_I2C_INIT_BOARD
232#define CONFIG_HARD_I2C
233#define CONFIG_CMD_I2C
234#define CONFIG_SYS_I2C_SPEED 100000 /* 100 Kbps */
235#define CONFIG_DRIVER_S3C24X0_I2C
236#define CONFIG_I2C_MULTI_BUS
237#define CONFIG_MAX_I2C_NUM 8
238#define CONFIG_SYS_I2C_SLAVE 0x0
Simon Glass23b479b2012-12-05 14:46:45 +0000239#define CONFIG_I2C_EDID
Rajeshwari Shindec82b0502012-07-23 21:23:55 +0000240
Rajeshwari Shinde0d146a52012-08-24 00:39:24 +0000241/* PMIC */
242#define CONFIG_PMIC
243#define CONFIG_PMIC_I2C
244#define CONFIG_PMIC_MAX77686
245
Hatim RV3a8a7002012-11-02 01:15:37 +0000246/* SPI */
247#define CONFIG_ENV_IS_IN_SPI_FLASH
248#define CONFIG_SPI_FLASH
249
250#ifdef CONFIG_SPI_FLASH
251#define CONFIG_EXYNOS_SPI
252#define CONFIG_CMD_SF
253#define CONFIG_CMD_SPI
254#define CONFIG_SPI_FLASH_WINBOND
255#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
256#define CONFIG_SF_DEFAULT_SPEED 50000000
257#define EXYNOS5_SPI_NUM_CONTROLLERS 5
258#endif
259
260#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
261#define CONFIG_ENV_SPI_MODE SPI_MODE_0
262#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
263#define CONFIG_ENV_SPI_BUS 1
264#define CONFIG_ENV_SPI_MAX_HZ 50000000
265#endif
266
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000267/* PMIC */
Rajeshwari Shinde211e8432012-12-10 01:55:48 +0000268#define CONFIG_POWER
269#define CONFIG_POWER_I2C
270#define CONFIG_POWER_MAX77686
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000271
272/* SPI */
273#define CONFIG_ENV_IS_IN_SPI_FLASH
274#define CONFIG_SPI_FLASH
275
Chander Kashyap061562c2012-09-05 00:38:21 +0000276#ifdef CONFIG_SPI_FLASH
277#define CONFIG_EXYNOS_SPI
278#define CONFIG_CMD_SF
279#define CONFIG_CMD_SPI
280#define CONFIG_SPI_FLASH_WINBOND
281#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000282#define CONFIG_SF_DEFAULT_SPEED 50000000
283#define EXYNOS5_SPI_NUM_CONTROLLERS 5
284#endif
285
286#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
Rajeshwari Shinde36364712012-10-25 19:49:30 +0000287#define CONFIG_ENV_SPI_MODE SPI_MODE_0
288#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
289#define CONFIG_ENV_SPI_BUS 1
290#define CONFIG_ENV_SPI_MAX_HZ 50000000
291#endif
292
293/* Ethernet Controllor Driver */
294#ifdef CONFIG_CMD_NET
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000295#define CONFIG_SMC911X
296#define CONFIG_SMC911X_BASE 0x5000000
297#define CONFIG_SMC911X_16_BIT
298#define CONFIG_ENV_SROM_BANK 1
299#endif /*CONFIG_CMD_NET*/
300
301/* Enable PXE Support */
302#ifdef CONFIG_CMD_NET
303#define CONFIG_CMD_PXE
304#define CONFIG_MENU
305#endif
306
307/* Sound */
308#define CONFIG_CMD_SOUND
309#ifdef CONFIG_CMD_SOUND
310#define CONFIG_SOUND
311#define CONFIG_I2S
Rajeshwari Shindecfa6df12013-02-14 19:46:16 +0000312#define CONFIG_SOUND_MAX98095
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000313#define CONFIG_SOUND_WM8994
314#endif
315
316/* Enable devicetree support */
317#define CONFIG_OF_LIBFDT
318
Simon Glass23b479b2012-12-05 14:46:45 +0000319/* SHA hashing */
320#define CONFIG_CMD_HASH
321#define CONFIG_HASH_VERIFY
322#define CONFIG_SHA1
323#define CONFIG_SHA256
324
Ajay Kumar9b572852013-01-08 20:42:26 +0000325/* Display */
326#define CONFIG_LCD
Ajay Kumar99e51622013-01-10 21:06:10 +0000327#ifdef CONFIG_LCD
Ajay Kumar9b572852013-01-08 20:42:26 +0000328#define CONFIG_EXYNOS_FB
329#define CONFIG_EXYNOS_DP
330#define LCD_XRES 2560
331#define LCD_YRES 1600
332#define LCD_BPP LCD_COLOR16
Ajay Kumar99e51622013-01-10 21:06:10 +0000333#endif
Ajay Kumar9b572852013-01-08 20:42:26 +0000334
Chander Kashyap0aee53b2012-02-05 23:01:47 +0000335#endif /* __CONFIG_H */