blob: 2c43981a1cc798f07a431000331a6d8c1fa37570 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Andy Fleming67431052007-04-23 02:54:25 -05002/*
Kumar Gala5f7bbd12011-01-04 18:01:49 -06003 * Copyright 2004-2007, 2010-2011 Freescale Semiconductor.
Andy Fleming67431052007-04-23 02:54:25 -05004 */
5
6/*
7 * mpc8568mds board configuration file
8 */
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Kumar Gala5f7bbd12011-01-04 18:01:49 -060012#define CONFIG_SYS_SRIO
13#define CONFIG_SRIO1 /* SRIO port 1 */
14
Haiying Wang1563f562007-11-14 15:52:06 -050015#define CONFIG_PCI1 1 /* PCI controller */
16#define CONFIG_PCIE1 1 /* PCIE controller */
17#define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000018#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala0151cba2008-10-21 11:33:58 -050019#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Andy Fleming67431052007-04-23 02:54:25 -050020
Andy Fleming67431052007-04-23 02:54:25 -050021#ifndef __ASSEMBLY__
22extern unsigned long get_clock_freq(void);
23#endif /*Replace a call to get_clock_freq (after it is implemented)*/
24#define CONFIG_SYS_CLK_FREQ 66000000 /*TODO: restore if wanting to read from BCSR: get_clock_freq()*/ /* sysclk for MPC85xx */
25
26/*
27 * These can be toggled for performance analysis, otherwise use default.
28 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020029#define CONFIG_L2_CACHE /* toggle L2 cache */
Haiying Wang7a1ac412007-08-23 15:20:54 -040030#define CONFIG_BTB /* toggle branch predition */
Andy Fleming67431052007-04-23 02:54:25 -050031
32/*
33 * Only possible on E500 Version 2 or newer cores.
34 */
35#define CONFIG_ENABLE_36BIT_PHYS 1
36
Timur Tabie46fedf2011-08-04 18:03:41 -050037#define CONFIG_SYS_CCSRBAR 0xe0000000
38#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Andy Fleming67431052007-04-23 02:54:25 -050039
Jon Loeligere6f5b352008-03-18 13:51:05 -050040/* DDR Setup */
Jon Loeligere6f5b352008-03-18 13:51:05 -050041#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
42#define CONFIG_DDR_SPD
Dave Liu9b0ad1b2008-10-28 17:53:38 +080043#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Jon Loeligere6f5b352008-03-18 13:51:05 -050044
45#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
46
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020047#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
48#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Andy Fleming67431052007-04-23 02:54:25 -050049
Jon Loeligere6f5b352008-03-18 13:51:05 -050050#define CONFIG_DIMM_SLOTS_PER_CTLR 1
51#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Andy Fleming67431052007-04-23 02:54:25 -050052
Jon Loeligere6f5b352008-03-18 13:51:05 -050053/* I2C addresses of SPD EEPROMs */
54#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
55
56/* Make sure required options are set */
Andy Fleming67431052007-04-23 02:54:25 -050057#ifndef CONFIG_SPD_EEPROM
58#error ("CONFIG_SPD_EEPROM is required")
59#endif
60
Andy Fleming67431052007-04-23 02:54:25 -050061/*
62 * Local Bus Definitions
63 */
64
65/*
66 * FLASH on the Local Bus
67 * Two banks, 8M each, using the CFI driver.
68 * Boot from BR0/OR0 bank at 0xff00_0000
69 * Alternate BR1/OR1 bank at 0xff80_0000
70 *
71 * BR0, BR1:
72 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
73 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
74 * Port Size = 16 bits = BRx[19:20] = 10
75 * Use GPCM = BRx[24:26] = 000
76 * Valid = BRx[31] = 1
77 *
78 * 0 4 8 12 16 20 24 28
79 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
80 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
81 *
82 * OR0, OR1:
83 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
84 * Reserved ORx[17:18] = 11, confusion here?
85 * CSNT = ORx[20] = 1
86 * ACS = half cycle delay = ORx[21:22] = 11
87 * SCY = 6 = ORx[24:27] = 0110
88 * TRLX = use relaxed timing = ORx[29] = 1
89 * EAD = use external address latch delay = OR[31] = 1
90 *
91 * 0 4 8 12 16 20 24 28
92 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
93 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094#define CONFIG_SYS_BCSR_BASE 0xf8000000
Andy Fleming67431052007-04-23 02:54:25 -050095
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
Andy Fleming67431052007-04-23 02:54:25 -050097
98/*Chip select 0 - Flash*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_BR0_PRELIM 0xfe001001
100#define CONFIG_SYS_OR0_PRELIM 0xfe006ff7
Andy Fleming67431052007-04-23 02:54:25 -0500101
102/*Chip slelect 1 - BCSR*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_BR1_PRELIM 0xf8000801
104#define CONFIG_SYS_OR1_PRELIM 0xffffe9f7
Andy Fleming67431052007-04-23 02:54:25 -0500105
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106/*#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE} */
107#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
108#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
109#undef CONFIG_SYS_FLASH_CHECKSUM
110#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
111#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Andy Fleming67431052007-04-23 02:54:25 -0500112
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200113#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Andy Fleming67431052007-04-23 02:54:25 -0500114
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_FLASH_EMPTY_INFO
Andy Fleming67431052007-04-23 02:54:25 -0500116
Andy Fleming67431052007-04-23 02:54:25 -0500117/*
118 * SDRAM on the LocalBus
119 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
121#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Andy Fleming67431052007-04-23 02:54:25 -0500122
Andy Fleming67431052007-04-23 02:54:25 -0500123/*Chip select 2 - SDRAM*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_BR2_PRELIM 0xf0001861
125#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Andy Fleming67431052007-04-23 02:54:25 -0500126
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
128#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
129#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
130#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Andy Fleming67431052007-04-23 02:54:25 -0500131
132/*
Andy Fleming67431052007-04-23 02:54:25 -0500133 * Common settings for all Local Bus SDRAM commands.
134 * At run time, either BSMA1516 (for CPU 1.1)
135 * or BSMA1617 (for CPU 1.0) (old)
136 * is OR'ed in too.
137 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500138#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
139 | LSDMR_PRETOACT7 \
140 | LSDMR_ACTTORW7 \
141 | LSDMR_BL8 \
142 | LSDMR_WRC4 \
143 | LSDMR_CL3 \
144 | LSDMR_RFEN \
Andy Fleming67431052007-04-23 02:54:25 -0500145 )
146
147/*
148 * The bcsr registers are connected to CS3 on MDS.
149 * The new memory map places bcsr at 0xf8000000.
150 *
151 * For BR3, need:
152 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
153 * port-size = 8-bits = BR[19:20] = 01
154 * no parity checking = BR[21:22] = 00
155 * GPMC for MSEL = BR[24:26] = 000
156 * Valid = BR[31] = 1
157 *
158 * 0 4 8 12 16 20 24 28
159 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
160 *
161 * For OR3, need:
162 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
163 * disable buffer ctrl OR[19] = 0
164 * CSNT OR[20] = 1
165 * ACS OR[21:22] = 11
166 * XACS OR[23] = 1
167 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
168 * SETA OR[28] = 0
169 * TRLX OR[29] = 1
170 * EHTR OR[30] = 1
171 * EAD extra time OR[31] = 1
172 *
173 * 0 4 8 12 16 20 24 28
174 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
175 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_BCSR (0xf8000000)
Andy Fleming67431052007-04-23 02:54:25 -0500177
178/*Chip slelect 4 - PIB*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_BR4_PRELIM 0xf8008801
180#define CONFIG_SYS_OR4_PRELIM 0xffffe9f7
Andy Fleming67431052007-04-23 02:54:25 -0500181
182/*Chip select 5 - PIB*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_BR5_PRELIM 0xf8010801
184#define CONFIG_SYS_OR5_PRELIM 0xffff69f7
Andy Fleming67431052007-04-23 02:54:25 -0500185
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_INIT_RAM_LOCK 1
187#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200188#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Andy Fleming67431052007-04-23 02:54:25 -0500189
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200190#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Andy Fleming67431052007-04-23 02:54:25 -0500192
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
York Suncdab5e92017-06-09 12:50:26 -0700194#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Andy Fleming67431052007-04-23 02:54:25 -0500195
196/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_NS16550_SERIAL
198#define CONFIG_SYS_NS16550_REG_SIZE 1
199#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Andy Fleming67431052007-04-23 02:54:25 -0500200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_BAUDRATE_TABLE \
Andy Fleming67431052007-04-23 02:54:25 -0500202 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
203
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
205#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Andy Fleming67431052007-04-23 02:54:25 -0500206
Andy Fleming67431052007-04-23 02:54:25 -0500207/*
208 * I2C
209 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200210#define CONFIG_SYS_I2C
211#define CONFIG_SYS_I2C_FSL
212#define CONFIG_SYS_FSL_I2C_SPEED 400000
213#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
214#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
215#define CONFIG_SYS_FSL_I2C2_SPEED 400000
216#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
217#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
218#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
Andy Fleming67431052007-04-23 02:54:25 -0500220
221/*
222 * General PCI
223 * Memory Addresses are mapped 1-1. I/O is mapped from 0
224 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600225#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600226#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600227#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600229#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600230#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
232#define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */
Andy Fleming67431052007-04-23 02:54:25 -0500233
Kumar Gala3f6f9d72010-12-17 10:13:19 -0600234#define CONFIG_SYS_PCIE1_NAME "Slot"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600235#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600236#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600237#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600239#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600240#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
242#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
Andy Fleming67431052007-04-23 02:54:25 -0500243
Kumar Gala5f7bbd12011-01-04 18:01:49 -0600244#define CONFIG_SYS_SRIO1_MEM_VIRT 0xC0000000
245#define CONFIG_SYS_SRIO1_MEM_BUS 0xC0000000
246#define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BUS
247#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Andy Fleming67431052007-04-23 02:54:25 -0500248
Andy Flemingda9d4612007-08-14 00:14:25 -0500249#ifdef CONFIG_QE
250/*
251 * QE UEC ethernet configuration
252 */
253#define CONFIG_UEC_ETH
254#ifndef CONFIG_TSEC_ENET
Kim Phillips78b7a8e2010-07-26 18:34:57 -0500255#define CONFIG_ETHPRIME "UEC0"
Andy Flemingda9d4612007-08-14 00:14:25 -0500256#endif
257#define CONFIG_PHY_MODE_NEED_CHANGE
258#define CONFIG_eTSEC_MDIO_BUS
259
260#ifdef CONFIG_eTSEC_MDIO_BUS
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200261#define CONFIG_MIIM_ADDRESS 0xE0024520
Andy Flemingda9d4612007-08-14 00:14:25 -0500262#endif
263
264#define CONFIG_UEC_ETH1 /* GETH1 */
265
266#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
268#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
269#define CONFIG_SYS_UEC1_TX_CLK QE_CLK16
270#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
271#define CONFIG_SYS_UEC1_PHY_ADDR 7
Andy Fleming865ff852011-04-13 00:37:12 -0500272#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100273#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
Andy Flemingda9d4612007-08-14 00:14:25 -0500274#endif
275
276#define CONFIG_UEC_ETH2 /* GETH2 */
277
278#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
280#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
281#define CONFIG_SYS_UEC2_TX_CLK QE_CLK16
282#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
283#define CONFIG_SYS_UEC2_PHY_ADDR 1
Andy Fleming865ff852011-04-13 00:37:12 -0500284#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100285#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
Andy Flemingda9d4612007-08-14 00:14:25 -0500286#endif
287#endif /* CONFIG_QE */
288
Haiying Wangf30ad492007-11-19 10:02:13 -0500289#if defined(CONFIG_PCI)
Andy Fleming67431052007-04-23 02:54:25 -0500290
291#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Andy Fleming67431052007-04-23 02:54:25 -0500293
294#endif /* CONFIG_PCI */
295
Andy Flemingda9d4612007-08-14 00:14:25 -0500296#if defined(CONFIG_TSEC_ENET)
297
Kim Phillips255a35772007-05-16 16:52:19 -0500298#define CONFIG_TSEC1 1
299#define CONFIG_TSEC1_NAME "eTSEC0"
300#define CONFIG_TSEC2 1
301#define CONFIG_TSEC2_NAME "eTSEC1"
Andy Fleming67431052007-04-23 02:54:25 -0500302
303#define TSEC1_PHY_ADDR 2
304#define TSEC2_PHY_ADDR 3
305
306#define TSEC1_PHYIDX 0
307#define TSEC2_PHYIDX 0
308
Andy Fleming3a790132007-08-15 20:03:25 -0500309#define TSEC1_FLAGS TSEC_GIGABIT
310#define TSEC2_FLAGS TSEC_GIGABIT
311
Andy Flemingb96c83d2007-08-15 20:03:34 -0500312/* Options are: eTSEC[0-1] */
Andy Fleming67431052007-04-23 02:54:25 -0500313#define CONFIG_ETHPRIME "eTSEC0"
314
315#endif /* CONFIG_TSEC_ENET */
316
317/*
318 * Environment
319 */
Andy Fleming67431052007-04-23 02:54:25 -0500320
321#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Andy Fleming67431052007-04-23 02:54:25 -0500323
Jon Loeliger2835e512007-06-13 13:22:08 -0500324/*
Jon Loeliger079a1362007-07-10 10:12:10 -0500325 * BOOTP options
326 */
327#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger079a1362007-07-10 10:12:10 -0500328
Andy Fleming67431052007-04-23 02:54:25 -0500329#undef CONFIG_WATCHDOG /* watchdog disabled */
330
331/*
332 * Miscellaneous configurable options
333 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200334#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Andy Fleming67431052007-04-23 02:54:25 -0500335
336/*
337 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500338 * have to be in the first 64 MB of memory, since this is
Andy Fleming67431052007-04-23 02:54:25 -0500339 * the maximum mapped by the Linux kernel during initialization.
340 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500341#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
342#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Andy Fleming67431052007-04-23 02:54:25 -0500343
Jon Loeliger2835e512007-06-13 13:22:08 -0500344#if defined(CONFIG_CMD_KGDB)
Andy Fleming67431052007-04-23 02:54:25 -0500345#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Andy Fleming67431052007-04-23 02:54:25 -0500346#endif
347
348/*
349 * Environment Configuration
350 */
351
352/* The mac addresses for all ethernet interface */
Andy Flemingda9d4612007-08-14 00:14:25 -0500353#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_UEC_ETH)
354#define CONFIG_HAS_ETH0
Andy Fleming67431052007-04-23 02:54:25 -0500355#define CONFIG_HAS_ETH1
Andy Fleming67431052007-04-23 02:54:25 -0500356#define CONFIG_HAS_ETH2
Andy Flemingda9d4612007-08-14 00:14:25 -0500357#define CONFIG_HAS_ETH3
Andy Fleming67431052007-04-23 02:54:25 -0500358#endif
359
360#define CONFIG_IPADDR 192.168.1.253
361
Mario Six5bc05432018-03-28 14:38:20 +0200362#define CONFIG_HOSTNAME "unknown"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000363#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000364#define CONFIG_BOOTFILE "your.uImage"
Andy Fleming67431052007-04-23 02:54:25 -0500365
366#define CONFIG_SERVERIP 192.168.1.1
367#define CONFIG_GATEWAYIP 192.168.1.1
368#define CONFIG_NETMASK 255.255.255.0
369
370#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
371
Andy Fleming67431052007-04-23 02:54:25 -0500372#define CONFIG_EXTRA_ENV_SETTINGS \
373 "netdev=eth0\0" \
374 "consoledev=ttyS0\0" \
375 "ramdiskaddr=600000\0" \
376 "ramdiskfile=your.ramdisk.u-boot\0" \
377 "fdtaddr=400000\0" \
378 "fdtfile=your.fdt.dtb\0" \
379 "nfsargs=setenv bootargs root=/dev/nfs rw " \
380 "nfsroot=$serverip:$rootpath " \
381 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
382 "console=$consoledev,$baudrate $othbootargs\0" \
383 "ramargs=setenv bootargs root=/dev/ram rw " \
384 "console=$consoledev,$baudrate $othbootargs\0" \
385
Andy Fleming67431052007-04-23 02:54:25 -0500386#define CONFIG_NFSBOOTCOMMAND \
387 "run nfsargs;" \
388 "tftp $loadaddr $bootfile;" \
389 "tftp $fdtaddr $fdtfile;" \
390 "bootm $loadaddr - $fdtaddr"
391
Andy Fleming67431052007-04-23 02:54:25 -0500392#define CONFIG_RAMBOOTCOMMAND \
393 "run ramargs;" \
394 "tftp $ramdiskaddr $ramdiskfile;" \
395 "tftp $loadaddr $bootfile;" \
396 "bootm $loadaddr $ramdiskaddr"
397
398#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
399
400#endif /* __CONFIG_H */