blob: 4a968784e757798992499f99387a04d11e36cf35 [file] [log] [blame]
Stefan Roese887e2ec2006-09-07 11:51:23 +02001/*
Stefan Roese46f37382008-04-08 10:31:00 +02002 * (C) Copyright 2006-2008
Stefan Roese887e2ec2006-09-07 11:51:23 +02003 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation; either version 2 of
8 * the License, or (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
18 * MA 02111-1307 USA
19 */
20
21#include <common.h>
22#include <nand.h>
Stefan Roesec568f772008-01-05 16:49:37 +010023#include <asm/io.h>
Stefan Roese887e2ec2006-09-07 11:51:23 +020024
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020025#define CONFIG_SYS_NAND_READ_DELAY \
Stefan Roese887e2ec2006-09-07 11:51:23 +020026 { volatile int dummy; int i; for (i=0; i<10000; i++) dummy = i; }
27
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020028static int nand_ecc_pos[] = CONFIG_SYS_NAND_ECCPOS;
Stefan Roese887e2ec2006-09-07 11:51:23 +020029
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020030#if (CONFIG_SYS_NAND_PAGE_SIZE <= 512)
Stefan Roese46f37382008-04-08 10:31:00 +020031/*
32 * NAND command for small page NAND devices (512)
33 */
Stefan Roese42be56f2007-06-01 15:23:04 +020034static int nand_command(struct mtd_info *mtd, int block, int page, int offs, u8 cmd)
Stefan Roese887e2ec2006-09-07 11:51:23 +020035{
Wolfgang Denk511d0c72006-10-09 00:42:01 +020036 struct nand_chip *this = mtd->priv;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020037 int page_addr = page + block * CONFIG_SYS_NAND_PAGE_COUNT;
Stefan Roese42be56f2007-06-01 15:23:04 +020038
39 if (this->dev_ready)
Stefan Roesec568f772008-01-05 16:49:37 +010040 while (!this->dev_ready(mtd))
41 ;
Stefan Roese42be56f2007-06-01 15:23:04 +020042 else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020043 CONFIG_SYS_NAND_READ_DELAY;
Stefan Roese887e2ec2006-09-07 11:51:23 +020044
45 /* Begin command latch cycle */
Scott Wood4f32d772008-08-05 11:15:59 -050046 this->cmd_ctrl(mtd, cmd, NAND_CTRL_CLE | NAND_CTRL_CHANGE);
Stefan Roese887e2ec2006-09-07 11:51:23 +020047 /* Set ALE and clear CLE to start address cycle */
Stefan Roese887e2ec2006-09-07 11:51:23 +020048 /* Column address */
Scott Wood4f32d772008-08-05 11:15:59 -050049 this->cmd_ctrl(mtd, offs, NAND_CTRL_ALE | NAND_CTRL_CHANGE);
Scott Wood1dac3a52009-06-24 17:23:49 -050050 this->cmd_ctrl(mtd, page_addr & 0xff, NAND_CTRL_ALE); /* A[16:9] */
51 this->cmd_ctrl(mtd, (page_addr >> 8) & 0xff,
52 NAND_CTRL_ALE); /* A[24:17] */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020053#ifdef CONFIG_SYS_NAND_4_ADDR_CYCLE
Stefan Roese887e2ec2006-09-07 11:51:23 +020054 /* One more address cycle for devices > 32MiB */
Scott Wood1dac3a52009-06-24 17:23:49 -050055 this->cmd_ctrl(mtd, (page_addr >> 16) & 0x0f,
56 NAND_CTRL_ALE); /* A[28:25] */
Stefan Roese887e2ec2006-09-07 11:51:23 +020057#endif
58 /* Latch in address */
Stefan Roesec568f772008-01-05 16:49:37 +010059 this->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Stefan Roese887e2ec2006-09-07 11:51:23 +020060
61 /*
62 * Wait a while for the data to be ready
63 */
64 if (this->dev_ready)
Stefan Roesec568f772008-01-05 16:49:37 +010065 while (!this->dev_ready(mtd))
66 ;
Stefan Roese887e2ec2006-09-07 11:51:23 +020067 else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020068 CONFIG_SYS_NAND_READ_DELAY;
Stefan Roese887e2ec2006-09-07 11:51:23 +020069
Stefan Roese42be56f2007-06-01 15:23:04 +020070 return 0;
71}
Stefan Roese46f37382008-04-08 10:31:00 +020072#else
73/*
74 * NAND command for large page NAND devices (2k)
75 */
76static int nand_command(struct mtd_info *mtd, int block, int page, int offs, u8 cmd)
77{
78 struct nand_chip *this = mtd->priv;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079 int page_addr = page + block * CONFIG_SYS_NAND_PAGE_COUNT;
Stefan Roese46f37382008-04-08 10:31:00 +020080
81 if (this->dev_ready)
Scott Wood4f32d772008-08-05 11:15:59 -050082 while (!this->dev_ready(mtd))
83 ;
Stefan Roese46f37382008-04-08 10:31:00 +020084 else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020085 CONFIG_SYS_NAND_READ_DELAY;
Stefan Roese46f37382008-04-08 10:31:00 +020086
87 /* Emulate NAND_CMD_READOOB */
88 if (cmd == NAND_CMD_READOOB) {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089 offs += CONFIG_SYS_NAND_PAGE_SIZE;
Stefan Roese46f37382008-04-08 10:31:00 +020090 cmd = NAND_CMD_READ0;
91 }
92
Alex Waterman65a9db72011-04-06 16:01:52 -040093 /* Shift the offset from byte addressing to word addressing. */
94 if (this->options & NAND_BUSWIDTH_16)
95 offs >>= 1;
96
Stefan Roese46f37382008-04-08 10:31:00 +020097 /* Begin command latch cycle */
Scott Wood4f32d772008-08-05 11:15:59 -050098 this->cmd_ctrl(mtd, cmd, NAND_CTRL_CLE | NAND_CTRL_CHANGE);
Stefan Roese46f37382008-04-08 10:31:00 +020099 /* Set ALE and clear CLE to start address cycle */
Stefan Roese46f37382008-04-08 10:31:00 +0200100 /* Column address */
Scott Wood4f32d772008-08-05 11:15:59 -0500101 this->cmd_ctrl(mtd, offs & 0xff,
Wolfgang Denk4b070802008-08-14 14:41:06 +0200102 NAND_CTRL_ALE | NAND_CTRL_CHANGE); /* A[7:0] */
Scott Wood1dac3a52009-06-24 17:23:49 -0500103 this->cmd_ctrl(mtd, (offs >> 8) & 0xff, NAND_CTRL_ALE); /* A[11:9] */
Stefan Roese46f37382008-04-08 10:31:00 +0200104 /* Row address */
Scott Wood1dac3a52009-06-24 17:23:49 -0500105 this->cmd_ctrl(mtd, (page_addr & 0xff), NAND_CTRL_ALE); /* A[19:12] */
106 this->cmd_ctrl(mtd, ((page_addr >> 8) & 0xff),
107 NAND_CTRL_ALE); /* A[27:20] */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#ifdef CONFIG_SYS_NAND_5_ADDR_CYCLE
Stefan Roese46f37382008-04-08 10:31:00 +0200109 /* One more address cycle for devices > 128MiB */
Scott Wood1dac3a52009-06-24 17:23:49 -0500110 this->cmd_ctrl(mtd, (page_addr >> 16) & 0x0f,
111 NAND_CTRL_ALE); /* A[31:28] */
Stefan Roese46f37382008-04-08 10:31:00 +0200112#endif
113 /* Latch in address */
Scott Wood4f32d772008-08-05 11:15:59 -0500114 this->cmd_ctrl(mtd, NAND_CMD_READSTART,
Wolfgang Denk4b070802008-08-14 14:41:06 +0200115 NAND_CTRL_CLE | NAND_CTRL_CHANGE);
Scott Wood4f32d772008-08-05 11:15:59 -0500116 this->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Stefan Roese46f37382008-04-08 10:31:00 +0200117
118 /*
119 * Wait a while for the data to be ready
120 */
121 if (this->dev_ready)
Scott Wood4f32d772008-08-05 11:15:59 -0500122 while (!this->dev_ready(mtd))
123 ;
Stefan Roese46f37382008-04-08 10:31:00 +0200124 else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125 CONFIG_SYS_NAND_READ_DELAY;
Stefan Roese46f37382008-04-08 10:31:00 +0200126
127 return 0;
128}
129#endif
Stefan Roese42be56f2007-06-01 15:23:04 +0200130
131static int nand_is_bad_block(struct mtd_info *mtd, int block)
132{
133 struct nand_chip *this = mtd->priv;
134
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135 nand_command(mtd, block, 0, CONFIG_SYS_NAND_BAD_BLOCK_POS, NAND_CMD_READOOB);
Stefan Roese42be56f2007-06-01 15:23:04 +0200136
Stefan Roese887e2ec2006-09-07 11:51:23 +0200137 /*
Marcel Ziswiler10c73822007-12-30 03:30:56 +0100138 * Read one byte
Stefan Roese887e2ec2006-09-07 11:51:23 +0200139 */
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200140 if (readb(this->IO_ADDR_R) != 0xff)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200141 return 1;
142
143 return 0;
144}
145
146static int nand_read_page(struct mtd_info *mtd, int block, int page, uchar *dst)
147{
Wolfgang Denk511d0c72006-10-09 00:42:01 +0200148 struct nand_chip *this = mtd->priv;
Stefan Roese42be56f2007-06-01 15:23:04 +0200149 u_char *ecc_calc;
150 u_char *ecc_code;
151 u_char *oob_data;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200152 int i;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153 int eccsize = CONFIG_SYS_NAND_ECCSIZE;
154 int eccbytes = CONFIG_SYS_NAND_ECCBYTES;
155 int eccsteps = CONFIG_SYS_NAND_ECCSTEPS;
Stefan Roese42be56f2007-06-01 15:23:04 +0200156 uint8_t *p = dst;
157 int stat;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200158
Stefan Roese42be56f2007-06-01 15:23:04 +0200159 nand_command(mtd, block, page, 0, NAND_CMD_READ0);
Stefan Roese887e2ec2006-09-07 11:51:23 +0200160
Stefan Roese42be56f2007-06-01 15:23:04 +0200161 /* No malloc available for now, just use some temporary locations
162 * in SDRAM
Stefan Roese887e2ec2006-09-07 11:51:23 +0200163 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164 ecc_calc = (u_char *)(CONFIG_SYS_SDRAM_BASE + 0x10000);
Stefan Roese42be56f2007-06-01 15:23:04 +0200165 ecc_code = ecc_calc + 0x100;
166 oob_data = ecc_calc + 0x200;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200167
Stefan Roese42be56f2007-06-01 15:23:04 +0200168 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
Stefan Roesec568f772008-01-05 16:49:37 +0100169 this->ecc.hwctl(mtd, NAND_ECC_READ);
Stefan Roese42be56f2007-06-01 15:23:04 +0200170 this->read_buf(mtd, p, eccsize);
Stefan Roesec568f772008-01-05 16:49:37 +0100171 this->ecc.calculate(mtd, p, &ecc_calc[i]);
Stefan Roese42be56f2007-06-01 15:23:04 +0200172 }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173 this->read_buf(mtd, oob_data, CONFIG_SYS_NAND_OOBSIZE);
Stefan Roese42be56f2007-06-01 15:23:04 +0200174
175 /* Pick the ECC bytes out of the oob data */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176 for (i = 0; i < CONFIG_SYS_NAND_ECCTOTAL; i++)
Stefan Roese42be56f2007-06-01 15:23:04 +0200177 ecc_code[i] = oob_data[nand_ecc_pos[i]];
178
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179 eccsteps = CONFIG_SYS_NAND_ECCSTEPS;
Stefan Roese42be56f2007-06-01 15:23:04 +0200180 p = dst;
181
182 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
183 /* No chance to do something with the possible error message
184 * from correct_data(). We just hope that all possible errors
185 * are corrected by this routine.
186 */
Stefan Roesec568f772008-01-05 16:49:37 +0100187 stat = this->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Stefan Roese42be56f2007-06-01 15:23:04 +0200188 }
Stefan Roese887e2ec2006-09-07 11:51:23 +0200189
190 return 0;
191}
192
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200193static int nand_load(struct mtd_info *mtd, unsigned int offs,
Wolfgang Denk4b070802008-08-14 14:41:06 +0200194 unsigned int uboot_size, uchar *dst)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200195{
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200196 unsigned int block, lastblock;
197 unsigned int page;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200198
199 /*
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200200 * offs has to be aligned to a page address!
Stefan Roese887e2ec2006-09-07 11:51:23 +0200201 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202 block = offs / CONFIG_SYS_NAND_BLOCK_SIZE;
203 lastblock = (offs + uboot_size - 1) / CONFIG_SYS_NAND_BLOCK_SIZE;
204 page = (offs % CONFIG_SYS_NAND_BLOCK_SIZE) / CONFIG_SYS_NAND_PAGE_SIZE;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200205
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200206 while (block <= lastblock) {
Stefan Roese887e2ec2006-09-07 11:51:23 +0200207 if (!nand_is_bad_block(mtd, block)) {
208 /*
209 * Skip bad blocks
210 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211 while (page < CONFIG_SYS_NAND_PAGE_COUNT) {
Stefan Roese887e2ec2006-09-07 11:51:23 +0200212 nand_read_page(mtd, block, page, dst);
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213 dst += CONFIG_SYS_NAND_PAGE_SIZE;
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200214 page++;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200215 }
216
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200217 page = 0;
218 } else {
219 lastblock++;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200220 }
221
222 block++;
223 }
224
225 return 0;
226}
227
Stefan Roese64852d02008-06-02 14:35:44 +0200228/*
229 * The main entry for NAND booting. It's necessary that SDRAM is already
230 * configured and available since this code loads the main U-Boot image
231 * from NAND into SDRAM and starts it from there.
232 */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200233void nand_boot(void)
234{
Stefan Roese887e2ec2006-09-07 11:51:23 +0200235 struct nand_chip nand_chip;
236 nand_info_t nand_info;
237 int ret;
Scott Woode4c09502008-06-30 14:13:28 -0500238 __attribute__((noreturn)) void (*uboot)(void);
Stefan Roese887e2ec2006-09-07 11:51:23 +0200239
240 /*
Stefan Roese887e2ec2006-09-07 11:51:23 +0200241 * Init board specific nand support
242 */
Sughosh Ganu48571ff2010-11-30 11:25:01 -0500243 nand_chip.select_chip = NULL;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200244 nand_info.priv = &nand_chip;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200245 nand_chip.IO_ADDR_R = nand_chip.IO_ADDR_W = (void __iomem *)CONFIG_SYS_NAND_BASE;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200246 nand_chip.dev_ready = NULL; /* preset to NULL */
247 board_nand_init(&nand_chip);
248
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200249 if (nand_chip.select_chip)
250 nand_chip.select_chip(&nand_info, 0);
251
Stefan Roese887e2ec2006-09-07 11:51:23 +0200252 /*
253 * Load U-Boot image from NAND into RAM
254 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255 ret = nand_load(&nand_info, CONFIG_SYS_NAND_U_BOOT_OFFS, CONFIG_SYS_NAND_U_BOOT_SIZE,
256 (uchar *)CONFIG_SYS_NAND_U_BOOT_DST);
Stefan Roese887e2ec2006-09-07 11:51:23 +0200257
Guennadi Liakhovetskib74ab732009-05-18 16:07:22 +0200258#ifdef CONFIG_NAND_ENV_DST
259 nand_load(&nand_info, CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
260 (uchar *)CONFIG_NAND_ENV_DST);
261
262#ifdef CONFIG_ENV_OFFSET_REDUND
263 nand_load(&nand_info, CONFIG_ENV_OFFSET_REDUND, CONFIG_ENV_SIZE,
264 (uchar *)CONFIG_NAND_ENV_DST + CONFIG_ENV_SIZE);
265#endif
266#endif
267
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200268 if (nand_chip.select_chip)
269 nand_chip.select_chip(&nand_info, -1);
270
Stefan Roese887e2ec2006-09-07 11:51:23 +0200271 /*
272 * Jump to U-Boot image
273 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274 uboot = (void *)CONFIG_SYS_NAND_U_BOOT_START;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200275 (*uboot)();
276}