Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Vikas Manocha | e66c49f | 2016-02-11 15:47:20 -0800 | [diff] [blame] | 2 | /* |
Patrice Chotard | 3bc599c | 2017-10-23 09:53:58 +0200 | [diff] [blame] | 3 | * Copyright (C) 2016, STMicroelectronics - All Rights Reserved |
| 4 | * Author(s): Vikas Manocha, <vikas.manocha@st.com> for STMicroelectronics. |
Vikas Manocha | e66c49f | 2016-02-11 15:47:20 -0800 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #ifndef __CONFIG_H |
| 8 | #define __CONFIG_H |
| 9 | |
Patrice Chotard | 8ee5e3c | 2020-02-03 15:10:40 +0100 | [diff] [blame] | 10 | #include <linux/sizes.h> |
| 11 | |
| 12 | /* For booting Linux, use the first 6MB of memory */ |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame^] | 13 | #define CFG_SYS_BOOTMAPSZ SZ_4M + SZ_2M |
Patrice Chotard | 8ee5e3c | 2020-02-03 15:10:40 +0100 | [diff] [blame] | 14 | |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame^] | 15 | #define CFG_SYS_FLASH_BASE 0x08000000 |
Vikas Manocha | b974769 | 2017-05-28 12:55:10 -0700 | [diff] [blame] | 16 | |
Vikas Manocha | e66c49f | 2016-02-11 15:47:20 -0800 | [diff] [blame] | 17 | /* |
| 18 | * Configuration of the external SDRAM memory |
| 19 | */ |
Vikas Manocha | e66c49f | 2016-02-11 15:47:20 -0800 | [diff] [blame] | 20 | |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame^] | 21 | #define CFG_SYS_HZ_CLOCK 1000000 /* Timer is clocked at 1MHz */ |
Vikas Manocha | e66c49f | 2016-02-11 15:47:20 -0800 | [diff] [blame] | 22 | |
Patrice Chotard | 019ce05 | 2019-02-21 10:07:54 +0100 | [diff] [blame] | 23 | #define BOOT_TARGET_DEVICES(func) \ |
| 24 | func(MMC, mmc, 0) |
Vikas Manocha | e66c49f | 2016-02-11 15:47:20 -0800 | [diff] [blame] | 25 | |
Patrice Chotard | 019ce05 | 2019-02-21 10:07:54 +0100 | [diff] [blame] | 26 | #include <config_distro_bootcmd.h> |
| 27 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 28 | "kernel_addr_r=0xC0008000\0" \ |
Patrice Chotard | 7aa4b45 | 2022-04-27 13:53:58 +0200 | [diff] [blame] | 29 | "fdtfile="CONFIG_DEFAULT_DEVICE_TREE".dtb\0" \ |
Patrice Chotard | 638c205 | 2020-02-03 15:10:39 +0100 | [diff] [blame] | 30 | "fdt_addr_r=0xC0408000\0" \ |
| 31 | "scriptaddr=0xC0418000\0" \ |
| 32 | "pxefile_addr_r=0xC0428000\0" \ |
| 33 | "ramdisk_addr_r=0xC0438000\0" \ |
Patrice Chotard | 019ce05 | 2019-02-21 10:07:54 +0100 | [diff] [blame] | 34 | BOOTENV |
Vikas Manocha | e66c49f | 2016-02-11 15:47:20 -0800 | [diff] [blame] | 35 | |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame^] | 36 | #define CFG_SYS_UBOOT_BASE (CFG_SYS_FLASH_BASE + \ |
Tom Rini | c4b8bc4 | 2022-05-27 15:18:06 -0400 | [diff] [blame] | 37 | CONFIG_SPL_PAD_TO) |
Vikas Manocha | 55a3ef7 | 2017-05-28 12:55:13 -0700 | [diff] [blame] | 38 | |
yannick fertre | 92eac58 | 2018-03-02 15:59:28 +0100 | [diff] [blame] | 39 | /* For splashcreen */ |
yannick fertre | 92eac58 | 2018-03-02 15:59:28 +0100 | [diff] [blame] | 40 | |
Vikas Manocha | e66c49f | 2016-02-11 15:47:20 -0800 | [diff] [blame] | 41 | #endif /* __CONFIG_H */ |