blob: 0bd28fc8ce18c98c7ba9a091c543eb6e5538214a [file] [log] [blame]
Wolfgang Denkb20d0032005-08-05 12:19:30 +02001/*
2 * Copyright 2004 Freescale Semiconductor.
3 * (C) Copyright 2002,2003 Motorola,Inc.
4 * Xianghua Xiao <X.Xiao@motorola.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
26 * MicroSys PM856 board configuration file
27 *
28 * Please refer to doc/README.mpc85xx for more info.
29 *
30 * Make sure you change the MAC address and other network params first,
31 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
32 */
33
34#ifndef __CONFIG_H
35#define __CONFIG_H
36
37/* High Level Configuration Options */
38#define CONFIG_BOOKE 1 /* BOOKE */
39#define CONFIG_E500 1 /* BOOKE e500 family */
40#define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
41#define CONFIG_MPC8560 1 /* MPC8560 specific */
Wolfgang Denk452e8e72005-08-08 00:47:14 +020042#define CONFIG_CPM2 1 /* Has a CPM2 */
Wolfgang Denkb20d0032005-08-05 12:19:30 +020043#define CONFIG_PM856 1 /* PM856 board specific */
44
45#define CONFIG_PCI
Wolfgang Denk53677ef2008-05-20 16:00:29 +020046#define CONFIG_TSEC_ENET /* tsec ethernet support */
Wolfgang Denkb20d0032005-08-05 12:19:30 +020047#define CONFIG_ENV_OVERWRITE
Wolfgang Denkb20d0032005-08-05 12:19:30 +020048
Kumar Gala45f21662008-01-16 09:06:48 -060049#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Wolfgang Denkb20d0032005-08-05 12:19:30 +020050
51/*
52 * sysclk for MPC85xx
53 *
54 * Two valid values are:
55 * 33000000
56 * 66000000
57 *
58 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
59 * is likely the desired value here, so that is now the default.
60 * The board, however, can run at 66MHz. In any event, this value
61 * must match the settings of some switches. Details can be found
62 * in the README.mpc85xxads.
63 */
64
65#ifndef CONFIG_SYS_CLK_FREQ
66#define CONFIG_SYS_CLK_FREQ 66000000
67#endif
68
69
70/*
71 * These can be toggled for performance analysis, otherwise use default.
72 */
73#define CONFIG_L2_CACHE /* toggle L2 cache */
74#define CONFIG_BTB /* toggle branch predition */
Wolfgang Denkb20d0032005-08-05 12:19:30 +020075
76#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
77
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020078#define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
Wolfgang Denkb20d0032005-08-05 12:19:30 +020079
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
81#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
82#define CONFIG_SYS_MEMTEST_END 0x00400000
Wolfgang Denkb20d0032005-08-05 12:19:30 +020083
84
85/*
86 * Base addresses -- Note these are effective addresses where the
87 * actual resources get mapped (not physical addresses)
88 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
90#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
91#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
92#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Wolfgang Denkb20d0032005-08-05 12:19:30 +020093
Kumar Gala6bfa8f72008-08-26 23:52:07 -050094/* DDR Setup */
95#define CONFIG_FSL_DDR1
96#undef CONFIG_FSL_DDR_INTERACTIVE
97#undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
98#undef CONFIG_DDR_SPD
99#define CONFIG_DDR_DLL /* possible DLL fix needed */
100#define CONFIG_DDR_ECC /* only for ECC DDR module */
Peter Tyser017f11f2009-06-30 17:15:40 -0500101#define CONFIG_FSL_DMA /* use DMA to init DDR ECC */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200102
Kumar Gala6bfa8f72008-08-26 23:52:07 -0500103#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
104
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
106#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala6bfa8f72008-08-26 23:52:07 -0500107#define CONFIG_VERY_BIG_RAM
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200108
Kumar Gala6bfa8f72008-08-26 23:52:07 -0500109#define CONFIG_NUM_DDR_CONTROLLERS 1
110#define CONFIG_DIMM_SLOTS_PER_CTLR 1
111#define CONFIG_CHIP_SELECTS_PER_CTRL 2
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200112
Kumar Gala6bfa8f72008-08-26 23:52:07 -0500113/* I2C addresses of SPD EEPROMs */
114#define SPD_EEPROM_ADDRESS 0x58 /* CTLR 0 DIMM 0 */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200115
Kumar Gala6bfa8f72008-08-26 23:52:07 -0500116/* Manually set up DDR parameters */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256 MB */
118#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f /* 0-256MB */
119#define CONFIG_SYS_DDR_CS0_CONFIG 0x80000102
120#define CONFIG_SYS_DDR_TIMING_1 0x47444321
121#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
122#define CONFIG_SYS_DDR_CONTROL 0xc2008000 /* unbuffered,no DYN_PWR */
123#define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
124#define CONFIG_SYS_DDR_INTERVAL 0x045b0100 /* autocharge,no open page */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200125
126/*
127 * SDRAM on the Local Bus
128 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
130#define CONFIG_SYS_LBC_SDRAM_SIZE 0 /* LBC SDRAM is 0 MB */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200131
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
133#define CONFIG_SYS_BR0_PRELIM 0xfe001801 /* port size 32bit */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200134
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_OR0_PRELIM 0xfe006f67 /* 32MB Flash */
136#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
137#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
138#undef CONFIG_SYS_FLASH_CHECKSUM
139#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
140#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200141
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200143
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
145#define CONFIG_SYS_RAMBOOT
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200146#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#undef CONFIG_SYS_RAMBOOT
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200148#endif
149
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200150#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_FLASH_CFI
152#define CONFIG_SYS_FLASH_EMPTY_INFO
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200153
154#undef CONFIG_CLOCKS_IN_MHZ
155
156
157/*
158 * Local Bus Definitions
159 */
160
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
162#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
163#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
164#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200165
166
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_INIT_RAM_LOCK 1
168#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
169#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200170
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
172#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
173#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200174
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
176#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200177
178/* Serial Port */
179#define CONFIG_CONS_ON_SCC /* define if console on SCC */
180#undef CONFIG_CONS_NONE /* define if console on something else */
181#define CONFIG_CONS_INDEX 1 /* which serial channel for console */
182
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_BAUDRATE_TABLE \
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200184 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
185
186/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_HUSH_PARSER
188#ifdef CONFIG_SYS_HUSH_PARSER
189#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200190#endif
191
Jon Loeliger20476722006-10-20 15:50:15 -0500192/*
193 * I2C
194 */
195#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
196#define CONFIG_HARD_I2C /* I2C with hardware support*/
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200197#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
199#define CONFIG_SYS_I2C_SLAVE 0x7F
200#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
201#define CONFIG_SYS_I2C_OFFSET 0x3000
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200202
203/*
204 * EEPROM configuration
205 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
207#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
208#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
209#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200210
211/*
212 * RTC configuration
213 */
214#define CONFIG_RTC_PCF8563
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_I2C_RTC_ADDR 0x51
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200216
217/* RapidIO MMU */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_RIO_MEM_BASE 0xc0000000 /* base address */
219#define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE
220#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200221
222/*
223 * General PCI
224 * Addresses are mapped 1-1.
225 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
227#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
228#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
229#define CONFIG_SYS_PCI1_IO_BASE 0xe2000000
230#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
231#define CONFIG_SYS_PCI1_IO_SIZE 0x1000000 /* 16M */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200232
233#if defined(CONFIG_PCI)
234
235#define CONFIG_NET_MULTI
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200236#define CONFIG_PCI_PNP /* do pci plug-and-play */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200237
238#undef CONFIG_EEPRO100
239#undef CONFIG_TULIP
240
241#if !defined(CONFIG_PCI_PNP)
242 #define PCI_ENET0_IOADDR 0xe0000000
243 #define PCI_ENET0_MEMADDR 0xe0000000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200244 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200245#endif
246
247#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200249
250#endif /* CONFIG_PCI */
251
252
253#if defined(CONFIG_TSEC_ENET)
254
255#ifndef CONFIG_NET_MULTI
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200256#define CONFIG_NET_MULTI 1
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200257#endif
258
259#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips255a35772007-05-16 16:52:19 -0500260#define CONFIG_TSEC1 1
261#define CONFIG_TSEC1_NAME "TSEC0"
262#define CONFIG_TSEC2 1
263#define CONFIG_TSEC2_NAME "TSEC1"
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200264#define TSEC1_PHY_ADDR 0
265#define TSEC2_PHY_ADDR 1
266#define TSEC1_PHYIDX 0
267#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500268#define TSEC1_FLAGS TSEC_GIGABIT
269#define TSEC2_FLAGS TSEC_GIGABIT
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200270
271#endif /* CONFIG_TSEC_ENET */
272
Wolfgang Denk452e8e72005-08-08 00:47:14 +0200273#define CONFIG_ETHPRIME "TSEC0"
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200274
275#define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
276#undef CONFIG_ETHER_NONE /* define if ether on something else */
277
278
279/*
280 * - Rx-CLK is CLK15
281 * - Tx-CLK is CLK14
282 * - Select bus for bd/buffers
283 * - Full duplex
284 */
285#define CONFIG_ETHER_ON_FCC3
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286#define CONFIG_SYS_CMXFCR_MASK3 (CMXFCR_FC3 | CMXFCR_RF3CS_MSK | CMXFCR_TF3CS_MSK)
287#define CONFIG_SYS_CMXFCR_VALUE3 (CMXFCR_RF3CS_CLK15 | CMXFCR_TF3CS_CLK14)
288#define CONFIG_SYS_CPMFCR_RAMTYPE 0
289#define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE)
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200290
291/*
292 * Environment
293 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200294#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200295 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x80000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200297 #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
298 #define CONFIG_ENV_SIZE 0x2000
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200299#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200301 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200302 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200303 #define CONFIG_ENV_SIZE 0x2000
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200304#endif
305
306#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200308
Jon Loeliger2835e512007-06-13 13:22:08 -0500309
310/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -0500311 * BOOTP options
312 */
313#define CONFIG_BOOTP_BOOTFILESIZE
314#define CONFIG_BOOTP_BOOTPATH
315#define CONFIG_BOOTP_GATEWAY
316#define CONFIG_BOOTP_HOSTNAME
317
318
319/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500320 * Command line configuration.
321 */
322#include <config_cmd_default.h>
323
324#define CONFIG_CMD_PING
325#define CONFIG_CMD_I2C
326#define CONFIG_CMD_DATE
327#define CONFIG_CMD_EEPROM
Becky Bruce199e2622010-06-17 11:37:25 -0500328#define CONFIG_CMD_REGINFO
Jon Loeliger2835e512007-06-13 13:22:08 -0500329
330#if defined(CONFIG_PCI)
331 #define CONFIG_CMD_PCI
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200332#endif
333
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200334#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysingerbdab39d2009-01-28 19:08:14 -0500335 #undef CONFIG_CMD_SAVEENV
Jon Loeliger2835e512007-06-13 13:22:08 -0500336 #undef CONFIG_CMD_LOADS
337#endif
338
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200339
340#undef CONFIG_WATCHDOG /* watchdog disabled */
341
342/*
343 * Miscellaneous configurable options
344 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200345#define CONFIG_SYS_LONGHELP /* undef to save memory */
346#define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */
347#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200348
Jon Loeliger2835e512007-06-13 13:22:08 -0500349#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200350 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200351#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200352 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200353#endif
354
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200355#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
356#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
357#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
358#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200359#define CONFIG_LOOPW
360
361/*
362 * For booting Linux, the board info and command line data
363 * have to be in the first 8 MB of memory, since this is
364 * the maximum mapped by the Linux kernel during initialization.
365 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200367
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200368/*
369 * Internal Definitions
370 *
371 * Boot Flags
372 */
373#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
374#define BOOTFLAG_WARM 0x02 /* Software reboot */
375
Jon Loeliger2835e512007-06-13 13:22:08 -0500376#if defined(CONFIG_CMD_KGDB)
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200377#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
378#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
379#endif
380
381
382/*
383 * Environment Configuration
384 */
385
386/* The mac addresses for all ethernet interface */
387#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
Andy Fleming10327dc2007-08-16 16:35:02 -0500388#define CONFIG_HAS_ETH0
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200389#define CONFIG_ETHADDR 00:40:42:01:00:00
390#define CONFIG_HAS_ETH1
391#define CONFIG_ETH1ADDR 00:40:42:01:00:01
392#define CONFIG_HAS_ETH2
393#define CONFIG_ETH2ADDR 00:40:42:01:00:02
394#endif
395
396
397#define CONFIG_ROOTPATH /opt/eldk/ppc_85xx
398#define CONFIG_BOOTFILE pm856/uImage
399
400#define CONFIG_HOSTNAME pm856
401#define CONFIG_IPADDR 192.168.0.103
402#define CONFIG_SERVERIP 192.168.0.64
403#define CONFIG_GATEWAYIP 192.168.0.1
404#define CONFIG_NETMASK 255.255.255.0
405
406#define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
407
408#define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
409#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
410
411#define CONFIG_BAUDRATE 9600
412
413#define CONFIG_EXTRA_ENV_SETTINGS \
414 "netdev=eth0\0" \
415 "consoledev=ttyS0\0" \
416 "ramdiskaddr=400000\0" \
417 "ramdiskfile=pm856/uRamdisk\0"
418
419#define CONFIG_NFSBOOTCOMMAND \
420 "setenv bootargs root=/dev/nfs rw " \
421 "nfsroot=$serverip:$rootpath " \
422 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
423 "console=$consoledev,$baudrate $othbootargs;" \
424 "tftp $loadaddr $bootfile;" \
425 "bootm $loadaddr"
426
427#define CONFIG_RAMBOOTCOMMAND \
428 "setenv bootargs root=/dev/ram rw " \
429 "console=$consoledev,$baudrate $othbootargs;" \
430 "tftp $ramdiskaddr $ramdiskfile;" \
431 "tftp $loadaddr $bootfile;" \
432 "bootm $loadaddr $ramdiskaddr"
433
434#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
435
436#endif /* __CONFIG_H */