blob: a81dd784c9984dd1a211c86a6b4ff5035aeb9a6f [file] [log] [blame]
Magnus Lilja8449f282009-07-01 01:07:55 +02001/*
2 * (C) Copyright 2008 Magnus Lilja <lilja.magnus@gmail.com>
3 *
4 * (C) Copyright 2004
5 * Texas Instruments.
6 * Richard Woodruff <r-woodruff2@ti.com>
7 * Kshitij Gupta <kshitij@ti.com>
8 *
9 * Configuration settings for the Freescale i.MX31 PDK board.
10 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +020011 * SPDX-License-Identifier: GPL-2.0+
Magnus Lilja8449f282009-07-01 01:07:55 +020012 */
13
14#ifndef __CONFIG_H
15#define __CONFIG_H
16
Stefano Babic86271112011-03-14 15:43:56 +010017#include <asm/arch/imx-regs.h>
Magnus Lilja38a8b3e2010-01-17 17:46:11 +010018
Magnus Lilja8449f282009-07-01 01:07:55 +020019/* High Level Configuration Options */
Masahiro Yamada3fd968e2014-11-06 14:59:37 +090020#define CONFIG_MX31 /* This is a mx31 */
Magnus Lilja8449f282009-07-01 01:07:55 +020021
22#define CONFIG_DISPLAY_CPUINFO
23#define CONFIG_DISPLAY_BOARDINFO
24
Fabio Estevame89f1f92011-04-26 11:04:37 +000025#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
26#define CONFIG_SETUP_MEMORY_TAGS
27#define CONFIG_INITRD_TAG
Magnus Lilja8449f282009-07-01 01:07:55 +020028
Fabio Estevam9aa3c6a2011-09-22 08:07:14 +000029#define CONFIG_MACH_TYPE MACH_TYPE_MX31_3DS
30
Benoît Thébaudeauda962b72013-04-11 09:35:51 +000031#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
32#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
33#define CONFIG_SPL_MAX_SIZE 2048
34#define CONFIG_SPL_NAND_SUPPORT
Andreas Bießmannb1573152013-04-18 22:48:48 +000035#define CONFIG_SPL_LIBGENERIC_SUPPORT
Heiko Schocher80402f32015-06-29 09:10:46 +020036#define CONFIG_SPL_SERIAL_SUPPORT
Benoît Thébaudeauda962b72013-04-11 09:35:51 +000037
38#define CONFIG_SPL_TEXT_BASE 0x87dc0000
39#define CONFIG_SYS_TEXT_BASE 0x87e00000
40
41#ifndef CONFIG_SPL_BUILD
Magnus Lilja8449f282009-07-01 01:07:55 +020042#define CONFIG_SKIP_LOWLEVEL_INIT
Magnus Liljad08e5ca2009-07-04 10:31:24 +020043#endif
Magnus Lilja8449f282009-07-01 01:07:55 +020044
45/*
46 * Size of malloc() pool
47 */
Magnus Lilja38a8b3e2010-01-17 17:46:11 +010048#define CONFIG_SYS_MALLOC_LEN (2*CONFIG_ENV_SIZE + 2 * 128 * 1024)
Magnus Lilja8449f282009-07-01 01:07:55 +020049
50/*
51 * Hardware drivers
52 */
53
Fabio Estevame89f1f92011-04-26 11:04:37 +000054#define CONFIG_MXC_UART
Stefano Babic40f6fff2011-11-22 15:22:39 +010055#define CONFIG_MXC_UART_BASE UART1_BASE
Stefano Babic6f2a4be2011-09-07 10:51:43 +000056#define CONFIG_MXC_GPIO
Magnus Lilja8449f282009-07-01 01:07:55 +020057
Fabio Estevame89f1f92011-04-26 11:04:37 +000058#define CONFIG_HARD_SPI
59#define CONFIG_MXC_SPI
Magnus Lilja8449f282009-07-01 01:07:55 +020060#define CONFIG_DEFAULT_SPI_BUS 1
Stefano Babic9f481e92010-08-23 20:41:19 +020061#define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Magnus Lilja8449f282009-07-01 01:07:55 +020062
Stefano Babic877a4382011-10-08 11:04:22 +020063/* PMIC Controller */
Łukasz Majewskibe3b51a2012-11-13 03:22:14 +000064#define CONFIG_POWER
65#define CONFIG_POWER_SPI
66#define CONFIG_POWER_FSL
Stefano Babicdfe5e142010-04-16 17:11:19 +020067#define CONFIG_FSL_PMIC_BUS 1
68#define CONFIG_FSL_PMIC_CS 2
69#define CONFIG_FSL_PMIC_CLK 1000000
Stefano Babic9f481e92010-08-23 20:41:19 +020070#define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Stefano Babic877a4382011-10-08 11:04:22 +020071#define CONFIG_FSL_PMIC_BITLEN 32
Fabio Estevam4e8b7542011-10-24 06:44:15 +000072#define CONFIG_RTC_MC13XXX
Magnus Lilja8449f282009-07-01 01:07:55 +020073
Magnus Lilja8449f282009-07-01 01:07:55 +020074/* allow to overwrite serial and ethaddr */
75#define CONFIG_ENV_OVERWRITE
76#define CONFIG_CONS_INDEX 1
77#define CONFIG_BAUDRATE 115200
Magnus Lilja8449f282009-07-01 01:07:55 +020078
79/***********************************************************
80 * Command definition
81 ***********************************************************/
Magnus Lilja8449f282009-07-01 01:07:55 +020082#define CONFIG_CMD_DATE
Magnus Lilja38a8b3e2010-01-17 17:46:11 +010083#define CONFIG_CMD_NAND
Magnus Lilja8449f282009-07-01 01:07:55 +020084
Helmut Raiger9660e442011-10-20 04:19:47 +000085#define CONFIG_BOARD_LATE_INIT
Fabio Estevamb73850f2011-04-10 08:17:50 +000086
Magnus Lilja8449f282009-07-01 01:07:55 +020087
88#define CONFIG_EXTRA_ENV_SETTINGS \
89 "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \
90 "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \
91 "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \
92 "bootcmd=run bootcmd_net\0" \
93 "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; " \
Magnus Lilja38a8b3e2010-01-17 17:46:11 +010094 "tftpboot 0x81000000 uImage-mx31; bootm\0" \
Benoît Thébaudeauda962b72013-04-11 09:35:51 +000095 "prg_uboot=tftpboot 0x81000000 u-boot-with-spl.bin; " \
Magnus Lilja38a8b3e2010-01-17 17:46:11 +010096 "nand erase 0x0 0x40000; " \
97 "nand write 0x81000000 0x0 0x40000\0"
Magnus Lilja8449f282009-07-01 01:07:55 +020098
Fabio Estevame89f1f92011-04-26 11:04:37 +000099#define CONFIG_SMC911X
Ben Warren736fead2009-07-20 22:01:11 -0700100#define CONFIG_SMC911X_BASE 0xB6000000
Fabio Estevame89f1f92011-04-26 11:04:37 +0000101#define CONFIG_SMC911X_32_BIT
Magnus Lilja8449f282009-07-01 01:07:55 +0200102
103/*
104 * Miscellaneous configurable options
105 */
106#define CONFIG_SYS_LONGHELP /* undef to save memory */
Magnus Lilja8449f282009-07-01 01:07:55 +0200107#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Magnus Lilja8449f282009-07-01 01:07:55 +0200108/* max number of command args */
109#define CONFIG_SYS_MAXARGS 16
110/* Boot Argument Buffer Size */
111#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
112
113/* memtest works on */
114#define CONFIG_SYS_MEMTEST_START 0x80000000
Fabio Estevam304e49e2012-02-09 14:25:07 +0000115#define CONFIG_SYS_MEMTEST_END 0x80010000
Magnus Lilja8449f282009-07-01 01:07:55 +0200116
117/* default load address */
118#define CONFIG_SYS_LOAD_ADDR 0x81000000
119
Fabio Estevame89f1f92011-04-26 11:04:37 +0000120#define CONFIG_CMDLINE_EDITING
Magnus Lilja8449f282009-07-01 01:07:55 +0200121
122/*-----------------------------------------------------------------------
Magnus Lilja8449f282009-07-01 01:07:55 +0200123 * Physical Memory Map
124 */
125#define CONFIG_NR_DRAM_BANKS 1
126#define PHYS_SDRAM_1 CSD0_BASE
127#define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
Fabio Estevame89f1f92011-04-26 11:04:37 +0000128#define CONFIG_BOARD_EARLY_INIT_F
Magnus Lilja8449f282009-07-01 01:07:55 +0200129
Fabio Estevamed3df722011-02-09 01:17:55 +0000130#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
131#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
132#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
Fabio Estevam026ca652011-07-04 09:29:46 +0000133#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
134 GENERATED_GBL_DATA_SIZE)
135#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
Benoît Thébaudeauda962b72013-04-11 09:35:51 +0000136 CONFIG_SYS_INIT_RAM_SIZE)
Fabio Estevamed3df722011-02-09 01:17:55 +0000137
Magnus Lilja8449f282009-07-01 01:07:55 +0200138/*-----------------------------------------------------------------------
139 * FLASH and environment organization
140 */
141/* No NOR flash present */
Fabio Estevame89f1f92011-04-26 11:04:37 +0000142#define CONFIG_SYS_NO_FLASH
Magnus Lilja8449f282009-07-01 01:07:55 +0200143
Fabio Estevame89f1f92011-04-26 11:04:37 +0000144#define CONFIG_ENV_IS_IN_NAND
Magnus Lilja38a8b3e2010-01-17 17:46:11 +0100145#define CONFIG_ENV_OFFSET 0x40000
146#define CONFIG_ENV_OFFSET_REDUND 0x60000
147#define CONFIG_ENV_SIZE (128 * 1024)
Magnus Lilja8449f282009-07-01 01:07:55 +0200148
Magnus Lilja38a8b3e2010-01-17 17:46:11 +0100149/*
150 * NAND driver
151 */
152#define CONFIG_NAND_MXC
153#define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR
154#define CONFIG_SYS_MAX_NAND_DEVICE 1
155#define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR
156#define CONFIG_MXC_NAND_HWECC
157#define CONFIG_SYS_NAND_LARGEPAGE
Magnus Lilja8449f282009-07-01 01:07:55 +0200158
Magnus Liljad08e5ca2009-07-04 10:31:24 +0200159/* NAND configuration for the NAND_SPL */
160
Bin Menga1875592016-02-05 19:30:11 -0800161/* Start copying real U-Boot from the second page */
Benoît Thébaudeauda962b72013-04-11 09:35:51 +0000162#define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
163#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x3f800
Magnus Liljad08e5ca2009-07-04 10:31:24 +0200164/* Load U-Boot to this address */
Benoît Thébaudeauda962b72013-04-11 09:35:51 +0000165#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
Magnus Liljad08e5ca2009-07-04 10:31:24 +0200166#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
167
168#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
169#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
170#define CONFIG_SYS_NAND_PAGE_COUNT 64
171#define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024)
172#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
173
Magnus Liljad08e5ca2009-07-04 10:31:24 +0200174/* Configuration of lowlevel_init.S (clocks and SDRAM) */
175#define CCM_CCMR_SETUP 0x074B0BF5
Benoît Thébaudeau9e0081d2012-08-14 08:43:07 +0000176#define CCM_PDR0_SETUP_532MHZ (PDR0_CSI_PODF(0x3f) | PDR0_CSI_PRDF(7) | \
177 PDR0_PER_PODF(7) | PDR0_HSP_PODF(3) | \
178 PDR0_NFC_PODF(5) | PDR0_IPG_PODF(1) | \
179 PDR0_MAX_PODF(3) | PDR0_MCU_PODF(0))
180#define CCM_MPCTL_SETUP_532MHZ (PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) | \
Magnus Liljad08e5ca2009-07-04 10:31:24 +0200181 PLL_MFN(12))
182
183#define ESDMISC_MDDR_SETUP 0x00000004
184#define ESDMISC_MDDR_RESET_DL 0x0000000c
185#define ESDCFG0_MDDR_SETUP 0x006ac73a
186
187#define ESDCTL_ROW_COL (ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2))
188#define ESDCTL_SETTINGS (ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \
189 ESDCTL_DSIZ(2) | ESDCTL_BL(1))
190#define ESDCTL_PRECHARGE (ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE)
191#define ESDCTL_AUTOREFRESH (ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH)
192#define ESDCTL_LOADMODEREG (ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG)
193#define ESDCTL_RW ESDCTL_SETTINGS
194
Magnus Lilja8449f282009-07-01 01:07:55 +0200195#endif /* __CONFIG_H */