blob: 794c48c49a24756ecde518dc1d8eccee553e97f7 [file] [log] [blame]
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +09001/*
2 * Configuation settings for the Renesas Technology R0P7785LC0011RL board
3 *
4 * Copyright (C) 2008 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +09007 */
8
9#ifndef __SH7785LCR_H
10#define __SH7785LCR_H
11
12#undef DEBUG
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090013#define CONFIG_CPU_SH7785 1
14#define CONFIG_SH7785LCR 1
15
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090016#define CONFIG_CMD_PCI
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090017#define CONFIG_CMD_SDRAM
Nobuhiro Iwamatsu93752532010-12-08 14:00:24 +090018#define CONFIG_CMD_SH_ZIMAGEBOOT
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090019
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090020#define CONFIG_USB_STORAGE
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090021#define CONFIG_DOS_PARTITION
22#define CONFIG_MAC_PARTITION
23
24#define CONFIG_BAUDRATE 115200
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090025#define CONFIG_BOOTARGS "console=ttySC1,115200 root=/dev/nfs ip=dhcp"
26
27#define CONFIG_EXTRA_ENV_SETTINGS \
28 "bootdevice=0:1\0" \
29 "usbload=usb reset;usbboot;usb stop;bootm\0"
30
31#define CONFIG_VERSION_VARIABLE
32#undef CONFIG_SHOW_BOOT_PROGRESS
33
34/* MEMORY */
Yoshihiro Shimodaada93182009-03-03 15:11:17 +090035#if defined(CONFIG_SH_32BIT)
Nobuhiro Iwamatsu59272c62011-01-17 21:02:16 +090036#define CONFIG_SYS_TEXT_BASE 0x8FF80000
Nobuhiro Iwamatsu915d6b72010-10-05 16:58:05 +090037/* 0x40000000 - 0x47FFFFFF does not use */
38#define CONFIG_SH_SDRAM_OFFSET (0x8000000)
39#define SH7785LCR_SDRAM_PHYS_BASE (0x40000000 + CONFIG_SH_SDRAM_OFFSET)
40#define SH7785LCR_SDRAM_BASE (0x80000000 + CONFIG_SH_SDRAM_OFFSET)
Yoshihiro Shimodaada93182009-03-03 15:11:17 +090041#define SH7785LCR_SDRAM_SIZE (384 * 1024 * 1024)
42#define SH7785LCR_FLASH_BASE_1 (0xa0000000)
43#define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024)
44#define SH7785LCR_USB_BASE (0xa6000000)
45#else
Nobuhiro Iwamatsu59272c62011-01-17 21:02:16 +090046#define CONFIG_SYS_TEXT_BASE 0x0FF80000
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090047#define SH7785LCR_SDRAM_BASE (0x08000000)
48#define SH7785LCR_SDRAM_SIZE (128 * 1024 * 1024)
49#define SH7785LCR_FLASH_BASE_1 (0xa0000000)
50#define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024)
51#define SH7785LCR_USB_BASE (0xb4000000)
Yoshihiro Shimodaada93182009-03-03 15:11:17 +090052#endif
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090053
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054#define CONFIG_SYS_LONGHELP
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055#define CONFIG_SYS_CBSIZE 256
56#define CONFIG_SYS_PBSIZE 256
57#define CONFIG_SYS_MAXARGS 16
58#define CONFIG_SYS_BARGSIZE 512
59#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090060
61/* SCIF */
Nobuhiro Iwamatsu1c981722008-08-28 14:53:31 +090062#define CONFIG_SCIF_CONSOLE 1
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090063#define CONFIG_CONS_SCIF1 1
64#define CONFIG_SCIF_EXT_CLOCK 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#undef CONFIG_SYS_CONSOLE_INFO_QUIET
66#undef CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
67#undef CONFIG_SYS_CONSOLE_ENV_OVERWRITE
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090068
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069#define CONFIG_SYS_MEMTEST_START (SH7785LCR_SDRAM_BASE)
70#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090071 (SH7785LCR_SDRAM_SIZE) - \
72 4 * 1024 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020073#undef CONFIG_SYS_ALT_MEMTEST
74#undef CONFIG_SYS_MEMTEST_SCRATCH
75#undef CONFIG_SYS_LOADS_BAUD_CHANGE
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090076
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_SYS_SDRAM_BASE (SH7785LCR_SDRAM_BASE)
78#define CONFIG_SYS_SDRAM_SIZE (SH7785LCR_SDRAM_SIZE)
79#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090080
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020081#define CONFIG_SYS_MONITOR_BASE (SH7785LCR_FLASH_BASE_1)
82#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
83#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090085
86/* FLASH */
Nobuhiro Iwamatsu1c981722008-08-28 14:53:31 +090087#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_FLASH_CFI
89#undef CONFIG_SYS_FLASH_QUIET_TEST
90#define CONFIG_SYS_FLASH_EMPTY_INFO
91#define CONFIG_SYS_FLASH_BASE (SH7785LCR_FLASH_BASE_1)
92#define CONFIG_SYS_MAX_FLASH_SECT 512
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090093
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094#define CONFIG_SYS_MAX_FLASH_BANKS 1
95#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + \
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090096 (0 * SH7785LCR_FLASH_BANK_SIZE) }
97
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
99#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
100#define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
101#define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900102
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#undef CONFIG_SYS_FLASH_PROTECTION
104#undef CONFIG_SYS_DIRECT_FLASH_TFTP
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900105
106/* R8A66597 */
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900107#define CONFIG_USB_R8A66597_HCD
108#define CONFIG_R8A66597_BASE_ADDR SH7785LCR_USB_BASE
109#define CONFIG_R8A66597_XTAL 0x0000 /* 12MHz */
110#define CONFIG_R8A66597_LDRV 0x8000 /* 3.3V */
111#define CONFIG_R8A66597_ENDIAN 0x0000 /* little */
112
113/* PCI Controller */
114#define CONFIG_PCI
115#define CONFIG_SH4_PCI
116#define CONFIG_SH7780_PCI
Yoshihiro Shimodaada93182009-03-03 15:11:17 +0900117#if defined(CONFIG_SH_32BIT)
118#define CONFIG_SH7780_PCI_LSR 0x1ff00001
119#define CONFIG_SH7780_PCI_LAR 0x5f000000
120#define CONFIG_SH7780_PCI_BAR 0x5f000000
121#else
Yoshihiro Shimoda06b18162009-02-25 14:26:42 +0900122#define CONFIG_SH7780_PCI_LSR 0x07f00001
123#define CONFIG_SH7780_PCI_LAR CONFIG_SYS_SDRAM_SIZE
124#define CONFIG_SH7780_PCI_BAR CONFIG_SYS_SDRAM_SIZE
Yoshihiro Shimodaada93182009-03-03 15:11:17 +0900125#endif
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900126#define CONFIG_PCI_PNP
127#define CONFIG_PCI_SCAN_SHOW 1
128
129#define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
130#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
131#define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
132
133#define CONFIG_PCI_IO_BUS 0xFE200000 /* IO space base address */
134#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
135#define CONFIG_PCI_IO_SIZE 0x00200000 /* Size of IO window */
136
Yoshihiro Shimodaada93182009-03-03 15:11:17 +0900137#if defined(CONFIG_SH_32BIT)
138#define CONFIG_PCI_SYS_PHYS SH7785LCR_SDRAM_PHYS_BASE
139#else
Yoshihiro Shimodab3061b42009-02-25 14:26:55 +0900140#define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
Yoshihiro Shimodaada93182009-03-03 15:11:17 +0900141#endif
142#define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE
Yoshihiro Shimodab3061b42009-02-25 14:26:55 +0900143#define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
144
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900145/* ENV setting */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200146#define CONFIG_ENV_IS_IN_FLASH
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900147#define CONFIG_ENV_OVERWRITE 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200148#define CONFIG_ENV_SECT_SIZE (256 * 1024)
149#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
151#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200152#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900153
154/* Board Clock */
155/* The SCIF used external clock. system clock only used timer. */
156#define CONFIG_SYS_CLK_FREQ 50000000
Nobuhiro Iwamatsu684a5012013-08-21 16:11:21 +0900157#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
158#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Jean-Christophe PLAGNIOL-VILLARDbe45c632009-06-04 12:06:48 +0200159#define CONFIG_SYS_TMU_CLK_DIV 4
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900160
161#endif /* __SH7785LCR_H */