Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Mateusz Kulikowski | 142a20c | 2016-03-31 23:12:14 +0200 | [diff] [blame] | 2 | /* |
| 3 | * Qualcomm UART driver |
| 4 | * |
| 5 | * (C) Copyright 2015 Mateusz Kulikowski <mateusz.kulikowski@gmail.com> |
| 6 | * |
| 7 | * UART will work in Data Mover mode. |
| 8 | * Based on Linux driver. |
Mateusz Kulikowski | 142a20c | 2016-03-31 23:12:14 +0200 | [diff] [blame] | 9 | */ |
| 10 | |
| 11 | #include <common.h> |
| 12 | #include <clk.h> |
| 13 | #include <dm.h> |
| 14 | #include <errno.h> |
Simon Glass | 336d461 | 2020-02-03 07:36:16 -0700 | [diff] [blame] | 15 | #include <malloc.h> |
Mateusz Kulikowski | 142a20c | 2016-03-31 23:12:14 +0200 | [diff] [blame] | 16 | #include <serial.h> |
| 17 | #include <watchdog.h> |
Simon Glass | 401d1c4 | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 18 | #include <asm/global_data.h> |
Mateusz Kulikowski | 142a20c | 2016-03-31 23:12:14 +0200 | [diff] [blame] | 19 | #include <asm/io.h> |
| 20 | #include <linux/compiler.h> |
Stephan Gerhold | ad7e967 | 2021-07-14 10:56:26 +0200 | [diff] [blame] | 21 | #include <linux/delay.h> |
Ramon Fried | b460b88 | 2018-05-16 12:13:42 +0300 | [diff] [blame] | 22 | #include <dm/pinctrl.h> |
Mateusz Kulikowski | 142a20c | 2016-03-31 23:12:14 +0200 | [diff] [blame] | 23 | |
| 24 | /* Serial registers - this driver works in uartdm mode*/ |
| 25 | |
| 26 | #define UARTDM_DMRX 0x34 /* Max RX transfer length */ |
Stephan Gerhold | 725cf89 | 2021-06-28 10:40:09 +0200 | [diff] [blame] | 27 | #define UARTDM_DMEN 0x3C /* DMA/data-packing mode */ |
Mateusz Kulikowski | 142a20c | 2016-03-31 23:12:14 +0200 | [diff] [blame] | 28 | #define UARTDM_NCF_TX 0x40 /* Number of chars to TX */ |
| 29 | |
| 30 | #define UARTDM_RXFS 0x50 /* RX channel status register */ |
| 31 | #define UARTDM_RXFS_BUF_SHIFT 0x7 /* Number of bytes in the packing buffer */ |
| 32 | #define UARTDM_RXFS_BUF_MASK 0x7 |
Ramon Fried | b460b88 | 2018-05-16 12:13:42 +0300 | [diff] [blame] | 33 | #define UARTDM_MR1 0x00 |
| 34 | #define UARTDM_MR2 0x04 |
| 35 | #define UARTDM_CSR 0xA0 |
Mateusz Kulikowski | 142a20c | 2016-03-31 23:12:14 +0200 | [diff] [blame] | 36 | |
| 37 | #define UARTDM_SR 0xA4 /* Status register */ |
| 38 | #define UARTDM_SR_RX_READY (1 << 0) /* Word is the receiver FIFO */ |
| 39 | #define UARTDM_SR_TX_EMPTY (1 << 3) /* Transmitter underrun */ |
| 40 | #define UARTDM_SR_UART_OVERRUN (1 << 4) /* Receive overrun */ |
| 41 | |
| 42 | #define UARTDM_CR 0xA8 /* Command register */ |
| 43 | #define UARTDM_CR_CMD_RESET_ERR (3 << 4) /* Clear overrun error */ |
| 44 | #define UARTDM_CR_CMD_RESET_STALE_INT (8 << 4) /* Clears stale irq */ |
| 45 | #define UARTDM_CR_CMD_RESET_TX_READY (3 << 8) /* Clears TX Ready irq*/ |
| 46 | #define UARTDM_CR_CMD_FORCE_STALE (4 << 8) /* Causes stale event */ |
| 47 | #define UARTDM_CR_CMD_STALE_EVENT_DISABLE (6 << 8) /* Disable stale event */ |
| 48 | |
| 49 | #define UARTDM_IMR 0xB0 /* Interrupt mask register */ |
| 50 | #define UARTDM_ISR 0xB4 /* Interrupt status register */ |
| 51 | #define UARTDM_ISR_TX_READY 0x80 /* TX FIFO empty */ |
| 52 | |
| 53 | #define UARTDM_TF 0x100 /* UART Transmit FIFO register */ |
| 54 | #define UARTDM_RF 0x140 /* UART Receive FIFO register */ |
| 55 | |
Ramon Fried | b460b88 | 2018-05-16 12:13:42 +0300 | [diff] [blame] | 56 | #define UART_DM_CLK_RX_TX_BIT_RATE 0xCC |
| 57 | #define MSM_BOOT_UART_DM_8_N_1_MODE 0x34 |
| 58 | #define MSM_BOOT_UART_DM_CMD_RESET_RX 0x10 |
| 59 | #define MSM_BOOT_UART_DM_CMD_RESET_TX 0x20 |
Mateusz Kulikowski | 142a20c | 2016-03-31 23:12:14 +0200 | [diff] [blame] | 60 | |
| 61 | DECLARE_GLOBAL_DATA_PTR; |
| 62 | |
| 63 | struct msm_serial_data { |
| 64 | phys_addr_t base; |
| 65 | unsigned chars_cnt; /* number of buffered chars */ |
| 66 | uint32_t chars_buf; /* buffered chars */ |
Robert Marko | 185dcf7 | 2020-07-06 10:37:55 +0200 | [diff] [blame] | 67 | uint32_t clk_bit_rate; /* data mover mode bit rate register value */ |
Mateusz Kulikowski | 142a20c | 2016-03-31 23:12:14 +0200 | [diff] [blame] | 68 | }; |
| 69 | |
| 70 | static int msm_serial_fetch(struct udevice *dev) |
| 71 | { |
| 72 | struct msm_serial_data *priv = dev_get_priv(dev); |
| 73 | unsigned sr; |
| 74 | |
| 75 | if (priv->chars_cnt) |
| 76 | return priv->chars_cnt; |
| 77 | |
| 78 | /* Clear error in case of buffer overrun */ |
| 79 | if (readl(priv->base + UARTDM_SR) & UARTDM_SR_UART_OVERRUN) |
| 80 | writel(UARTDM_CR_CMD_RESET_ERR, priv->base + UARTDM_CR); |
| 81 | |
| 82 | /* We need to fetch new character */ |
| 83 | sr = readl(priv->base + UARTDM_SR); |
| 84 | |
| 85 | if (sr & UARTDM_SR_RX_READY) { |
| 86 | /* There are at least 4 bytes in fifo */ |
| 87 | priv->chars_buf = readl(priv->base + UARTDM_RF); |
| 88 | priv->chars_cnt = 4; |
| 89 | } else { |
| 90 | /* Check if there is anything in fifo */ |
| 91 | priv->chars_cnt = readl(priv->base + UARTDM_RXFS); |
| 92 | /* Extract number of characters in UART packing buffer*/ |
| 93 | priv->chars_cnt = (priv->chars_cnt >> |
| 94 | UARTDM_RXFS_BUF_SHIFT) & |
| 95 | UARTDM_RXFS_BUF_MASK; |
| 96 | if (!priv->chars_cnt) |
| 97 | return 0; |
| 98 | |
| 99 | /* There is at least one charcter, move it to fifo */ |
| 100 | writel(UARTDM_CR_CMD_FORCE_STALE, |
| 101 | priv->base + UARTDM_CR); |
| 102 | |
| 103 | priv->chars_buf = readl(priv->base + UARTDM_RF); |
| 104 | writel(UARTDM_CR_CMD_RESET_STALE_INT, |
| 105 | priv->base + UARTDM_CR); |
| 106 | writel(0x7, priv->base + UARTDM_DMRX); |
| 107 | } |
| 108 | |
| 109 | return priv->chars_cnt; |
| 110 | } |
| 111 | |
| 112 | static int msm_serial_getc(struct udevice *dev) |
| 113 | { |
| 114 | struct msm_serial_data *priv = dev_get_priv(dev); |
| 115 | char c; |
| 116 | |
| 117 | if (!msm_serial_fetch(dev)) |
| 118 | return -EAGAIN; |
| 119 | |
| 120 | c = priv->chars_buf & 0xFF; |
| 121 | priv->chars_buf >>= 8; |
| 122 | priv->chars_cnt--; |
| 123 | |
| 124 | return c; |
| 125 | } |
| 126 | |
| 127 | static int msm_serial_putc(struct udevice *dev, const char ch) |
| 128 | { |
| 129 | struct msm_serial_data *priv = dev_get_priv(dev); |
| 130 | |
| 131 | if (!(readl(priv->base + UARTDM_SR) & UARTDM_SR_TX_EMPTY) && |
| 132 | !(readl(priv->base + UARTDM_ISR) & UARTDM_ISR_TX_READY)) |
| 133 | return -EAGAIN; |
| 134 | |
| 135 | writel(UARTDM_CR_CMD_RESET_TX_READY, priv->base + UARTDM_CR); |
| 136 | |
| 137 | writel(1, priv->base + UARTDM_NCF_TX); |
| 138 | writel(ch, priv->base + UARTDM_TF); |
| 139 | |
| 140 | return 0; |
| 141 | } |
| 142 | |
| 143 | static int msm_serial_pending(struct udevice *dev, bool input) |
| 144 | { |
| 145 | if (input) { |
| 146 | if (msm_serial_fetch(dev)) |
| 147 | return 1; |
| 148 | } |
| 149 | |
| 150 | return 0; |
| 151 | } |
| 152 | |
| 153 | static const struct dm_serial_ops msm_serial_ops = { |
| 154 | .putc = msm_serial_putc, |
| 155 | .pending = msm_serial_pending, |
| 156 | .getc = msm_serial_getc, |
| 157 | }; |
| 158 | |
| 159 | static int msm_uart_clk_init(struct udevice *dev) |
| 160 | { |
Simon Glass | e160f7d | 2017-01-17 16:52:55 -0700 | [diff] [blame] | 161 | uint clk_rate = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev), |
Mateusz Kulikowski | 142a20c | 2016-03-31 23:12:14 +0200 | [diff] [blame] | 162 | "clock-frequency", 115200); |
Stephen Warren | 135aa95 | 2016-06-17 09:44:00 -0600 | [diff] [blame] | 163 | struct clk clk; |
Mateusz Kulikowski | 142a20c | 2016-03-31 23:12:14 +0200 | [diff] [blame] | 164 | int ret; |
| 165 | |
Caleb Connolly | fe9e496 | 2023-11-15 03:34:19 +0000 | [diff] [blame] | 166 | ret = clk_get_by_name(dev, "core", &clk); |
| 167 | if (ret < 0) { |
| 168 | pr_warn("%s: Failed to get clock: %d\n", __func__, ret); |
Mateusz Kulikowski | 142a20c | 2016-03-31 23:12:14 +0200 | [diff] [blame] | 169 | return ret; |
Caleb Connolly | fe9e496 | 2023-11-15 03:34:19 +0000 | [diff] [blame] | 170 | } |
Stephen Warren | 135aa95 | 2016-06-17 09:44:00 -0600 | [diff] [blame] | 171 | |
| 172 | ret = clk_set_rate(&clk, clk_rate); |
| 173 | clk_free(&clk); |
Mateusz Kulikowski | 142a20c | 2016-03-31 23:12:14 +0200 | [diff] [blame] | 174 | if (ret < 0) |
| 175 | return ret; |
| 176 | |
| 177 | return 0; |
| 178 | } |
| 179 | |
Ramon Fried | b460b88 | 2018-05-16 12:13:42 +0300 | [diff] [blame] | 180 | static void uart_dm_init(struct msm_serial_data *priv) |
| 181 | { |
Stephan Gerhold | ad7e967 | 2021-07-14 10:56:26 +0200 | [diff] [blame] | 182 | /* Delay initialization for a bit to let pins stabilize if necessary */ |
| 183 | mdelay(5); |
| 184 | |
Robert Marko | 185dcf7 | 2020-07-06 10:37:55 +0200 | [diff] [blame] | 185 | writel(priv->clk_bit_rate, priv->base + UARTDM_CSR); |
Ramon Fried | b460b88 | 2018-05-16 12:13:42 +0300 | [diff] [blame] | 186 | writel(0x0, priv->base + UARTDM_MR1); |
| 187 | writel(MSM_BOOT_UART_DM_8_N_1_MODE, priv->base + UARTDM_MR2); |
| 188 | writel(MSM_BOOT_UART_DM_CMD_RESET_RX, priv->base + UARTDM_CR); |
| 189 | writel(MSM_BOOT_UART_DM_CMD_RESET_TX, priv->base + UARTDM_CR); |
Stephan Gerhold | 725cf89 | 2021-06-28 10:40:09 +0200 | [diff] [blame] | 190 | |
| 191 | /* Make sure BAM/single character mode is disabled */ |
| 192 | writel(0x0, priv->base + UARTDM_DMEN); |
Ramon Fried | b460b88 | 2018-05-16 12:13:42 +0300 | [diff] [blame] | 193 | } |
Mateusz Kulikowski | 142a20c | 2016-03-31 23:12:14 +0200 | [diff] [blame] | 194 | static int msm_serial_probe(struct udevice *dev) |
| 195 | { |
Ramon Fried | 11d59fe | 2018-05-16 12:13:37 +0300 | [diff] [blame] | 196 | int ret; |
Mateusz Kulikowski | 142a20c | 2016-03-31 23:12:14 +0200 | [diff] [blame] | 197 | struct msm_serial_data *priv = dev_get_priv(dev); |
| 198 | |
Ramon Fried | 7e5ad79 | 2018-05-16 12:13:38 +0300 | [diff] [blame] | 199 | /* No need to reinitialize the UART after relocation */ |
| 200 | if (gd->flags & GD_FLG_RELOC) |
| 201 | return 0; |
| 202 | |
Ramon Fried | 11d59fe | 2018-05-16 12:13:37 +0300 | [diff] [blame] | 203 | ret = msm_uart_clk_init(dev); |
| 204 | if (ret) |
| 205 | return ret; |
Mateusz Kulikowski | 142a20c | 2016-03-31 23:12:14 +0200 | [diff] [blame] | 206 | |
Ramon Fried | b460b88 | 2018-05-16 12:13:42 +0300 | [diff] [blame] | 207 | pinctrl_select_state(dev, "uart"); |
| 208 | uart_dm_init(priv); |
Mateusz Kulikowski | 142a20c | 2016-03-31 23:12:14 +0200 | [diff] [blame] | 209 | |
| 210 | return 0; |
| 211 | } |
| 212 | |
Simon Glass | d1998a9 | 2020-12-03 16:55:21 -0700 | [diff] [blame] | 213 | static int msm_serial_of_to_plat(struct udevice *dev) |
Mateusz Kulikowski | 142a20c | 2016-03-31 23:12:14 +0200 | [diff] [blame] | 214 | { |
| 215 | struct msm_serial_data *priv = dev_get_priv(dev); |
| 216 | |
Masahiro Yamada | 2548493 | 2020-07-17 14:36:48 +0900 | [diff] [blame] | 217 | priv->base = dev_read_addr(dev); |
Mateusz Kulikowski | 142a20c | 2016-03-31 23:12:14 +0200 | [diff] [blame] | 218 | if (priv->base == FDT_ADDR_T_NONE) |
| 219 | return -EINVAL; |
| 220 | |
Wolfgang Denk | 0a50b3c | 2021-09-27 17:42:38 +0200 | [diff] [blame] | 221 | priv->clk_bit_rate = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev), |
Robert Marko | 185dcf7 | 2020-07-06 10:37:55 +0200 | [diff] [blame] | 222 | "bit-rate", UART_DM_CLK_RX_TX_BIT_RATE); |
| 223 | |
Mateusz Kulikowski | 142a20c | 2016-03-31 23:12:14 +0200 | [diff] [blame] | 224 | return 0; |
| 225 | } |
| 226 | |
| 227 | static const struct udevice_id msm_serial_ids[] = { |
| 228 | { .compatible = "qcom,msm-uartdm-v1.4" }, |
| 229 | { } |
| 230 | }; |
| 231 | |
| 232 | U_BOOT_DRIVER(serial_msm) = { |
| 233 | .name = "serial_msm", |
| 234 | .id = UCLASS_SERIAL, |
| 235 | .of_match = msm_serial_ids, |
Simon Glass | d1998a9 | 2020-12-03 16:55:21 -0700 | [diff] [blame] | 236 | .of_to_plat = msm_serial_of_to_plat, |
Simon Glass | 41575d8 | 2020-12-03 16:55:17 -0700 | [diff] [blame] | 237 | .priv_auto = sizeof(struct msm_serial_data), |
Mateusz Kulikowski | 142a20c | 2016-03-31 23:12:14 +0200 | [diff] [blame] | 238 | .probe = msm_serial_probe, |
| 239 | .ops = &msm_serial_ops, |
Caleb Connolly | fe9e496 | 2023-11-15 03:34:19 +0000 | [diff] [blame] | 240 | .flags = DM_FLAG_PRE_RELOC, |
Mateusz Kulikowski | 142a20c | 2016-03-31 23:12:14 +0200 | [diff] [blame] | 241 | }; |
Caleb Connolly | 4dbf4f7 | 2023-11-14 19:42:20 +0000 | [diff] [blame] | 242 | |
| 243 | #ifdef CONFIG_DEBUG_UART_MSM |
| 244 | |
| 245 | static struct msm_serial_data init_serial_data = { |
| 246 | .base = CONFIG_VAL(DEBUG_UART_BASE), |
| 247 | .clk_bit_rate = UART_DM_CLK_RX_TX_BIT_RATE, |
| 248 | }; |
| 249 | |
| 250 | /* Serial dumb device, to reuse driver code */ |
| 251 | static struct udevice init_dev = { |
| 252 | .priv_ = &init_serial_data, |
| 253 | }; |
| 254 | |
| 255 | #include <debug_uart.h> |
| 256 | |
| 257 | static inline void _debug_uart_init(void) |
| 258 | { |
| 259 | uart_dm_init(&init_serial_data); |
| 260 | } |
| 261 | |
| 262 | static inline void _debug_uart_putc(int ch) |
| 263 | { |
| 264 | struct msm_serial_data *priv = &init_serial_data; |
| 265 | |
| 266 | while (!(readl(priv->base + UARTDM_SR) & UARTDM_SR_TX_EMPTY) && |
| 267 | !(readl(priv->base + UARTDM_ISR) & UARTDM_ISR_TX_READY)) |
| 268 | ; |
| 269 | |
| 270 | writel(UARTDM_CR_CMD_RESET_TX_READY, priv->base + UARTDM_CR); |
| 271 | |
| 272 | writel(1, priv->base + UARTDM_NCF_TX); |
| 273 | writel(ch, priv->base + UARTDM_TF); |
| 274 | } |
| 275 | |
| 276 | DEBUG_UART_FUNCS |
| 277 | |
| 278 | #endif |