blob: 1d8c39714411e34462bddc4c49fcdc035ad6e22d [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Purna Chandra Mandal32c1a6e2016-01-28 15:30:10 +05302/*
3 * Copyright (C) 2015
4 * Purna Chandra Mandal <purna.mandal@microchip.com>
5 *
Purna Chandra Mandal32c1a6e2016-01-28 15:30:10 +05306 */
7#include <common.h>
Purna Chandra Mandalbe961fa2016-01-28 15:30:16 +05308#include <clk.h>
9#include <dm.h>
Simon Glass691d7192020-05-10 11:40:02 -060010#include <init.h>
Simon Glass336d4612020-02-03 07:36:16 -070011#include <malloc.h>
Purna Chandra Mandalbe961fa2016-01-28 15:30:16 +053012#include <mach/pic32.h>
13#include <mach/ddr.h>
14#include <dt-bindings/clock/microchip,clock.h>
Purna Chandra Mandal32c1a6e2016-01-28 15:30:10 +053015
Purna Chandra Mandalbe961fa2016-01-28 15:30:16 +053016/* Flash prefetch */
17#define PRECON 0x00
18
19/* Flash ECCCON */
20#define ECC_MASK 0x03
21#define ECC_SHIFT 4
22
23#define CLK_MHZ(x) ((x) / 1000000)
24
25DECLARE_GLOBAL_DATA_PTR;
26
Stephen Warren135aa952016-06-17 09:44:00 -060027static ulong rate(int id)
Purna Chandra Mandal32c1a6e2016-01-28 15:30:10 +053028{
Purna Chandra Mandalbe961fa2016-01-28 15:30:16 +053029 int ret;
30 struct udevice *dev;
Stephen Warren135aa952016-06-17 09:44:00 -060031 struct clk clk;
32 ulong rate;
Purna Chandra Mandalbe961fa2016-01-28 15:30:16 +053033
34 ret = uclass_get_device(UCLASS_CLK, 0, &dev);
35 if (ret) {
Stephen Warren135aa952016-06-17 09:44:00 -060036 printf("clk-uclass not found\n");
Purna Chandra Mandalbe961fa2016-01-28 15:30:16 +053037 return 0;
38 }
39
Stephen Warren135aa952016-06-17 09:44:00 -060040 clk.id = id;
41 ret = clk_request(dev, &clk);
42 if (ret < 0)
43 return ret;
44
45 rate = clk_get_rate(&clk);
46
47 clk_free(&clk);
48
49 return rate;
50}
51
52static ulong clk_get_cpu_rate(void)
53{
54 return rate(PB7CLK);
Purna Chandra Mandalbe961fa2016-01-28 15:30:16 +053055}
56
57/* initialize prefetch module related to cpu_clk */
58static void prefetch_init(void)
59{
60 struct pic32_reg_atomic *regs;
61 const void __iomem *base;
62 int v, nr_waits;
63 ulong rate;
64
65 /* cpu frequency in MHZ */
66 rate = clk_get_cpu_rate() / 1000000;
67
68 /* get flash ECC type */
69 base = pic32_get_syscfg_base();
70 v = (readl(base + CFGCON) >> ECC_SHIFT) & ECC_MASK;
71
72 if (v < 2) {
73 if (rate < 66)
74 nr_waits = 0;
75 else if (rate < 133)
76 nr_waits = 1;
77 else
78 nr_waits = 2;
79 } else {
80 if (rate <= 83)
81 nr_waits = 0;
82 else if (rate <= 166)
83 nr_waits = 1;
84 else
85 nr_waits = 2;
86 }
87
88 regs = ioremap(PREFETCH_BASE + PRECON, sizeof(*regs));
89 writel(nr_waits, &regs->raw);
90
91 /* Enable prefetch for all */
92 writel(0x30, &regs->set);
93 iounmap(regs);
94}
95
96/* arch specific CPU init after DM */
97int arch_cpu_init_dm(void)
98{
99 /* flash prefetch */
100 prefetch_init();
Purna Chandra Mandal32c1a6e2016-01-28 15:30:10 +0530101 return 0;
102}
Purna Chandra Mandalbe961fa2016-01-28 15:30:16 +0530103
104/* Un-gate DDR2 modules (gated by default) */
105static void ddr2_pmd_ungate(void)
106{
107 void __iomem *regs;
108
109 regs = pic32_get_syscfg_base();
110 writel(0, regs + PMD7);
111}
112
113/* initialize the DDR2 Controller and DDR2 PHY */
Simon Glassf1683aa2017-04-06 12:47:05 -0600114int dram_init(void)
Purna Chandra Mandalbe961fa2016-01-28 15:30:16 +0530115{
116 ddr2_pmd_ungate();
117 ddr2_phy_init();
118 ddr2_ctrl_init();
Simon Glass088454c2017-03-31 08:40:25 -0600119 gd->ram_size = ddr2_calculate_size();
120
121 return 0;
Purna Chandra Mandalbe961fa2016-01-28 15:30:16 +0530122}
123
124int misc_init_r(void)
125{
126 set_io_port_base(0);
127 return 0;
128}
129
130#ifdef CONFIG_DISPLAY_BOARDINFO
131const char *get_core_name(void)
132{
133 u32 proc_id;
134 const char *str;
135
136 proc_id = read_c0_prid();
137 switch (proc_id) {
138 case 0x19e28:
139 str = "PIC32MZ[DA]";
140 break;
141 default:
142 str = "UNKNOWN";
143 }
144
145 return str;
146}
147#endif
148#ifdef CONFIG_CMD_CLK
Stephen Warren135aa952016-06-17 09:44:00 -0600149
Purna Chandra Mandalbe961fa2016-01-28 15:30:16 +0530150int soc_clk_dump(void)
151{
Stephen Warren135aa952016-06-17 09:44:00 -0600152 int i;
Purna Chandra Mandalbe961fa2016-01-28 15:30:16 +0530153
154 printf("PLL Speed: %lu MHz\n",
Stephen Warren135aa952016-06-17 09:44:00 -0600155 CLK_MHZ(rate(PLLCLK)));
156
157 printf("CPU Speed: %lu MHz\n", CLK_MHZ(rate(PB7CLK)));
158
159 printf("MPLL Speed: %lu MHz\n", CLK_MHZ(rate(MPLL)));
Purna Chandra Mandalbe961fa2016-01-28 15:30:16 +0530160
161 for (i = PB1CLK; i <= PB7CLK; i++)
162 printf("PB%d Clock Speed: %lu MHz\n", i - PB1CLK + 1,
Stephen Warren135aa952016-06-17 09:44:00 -0600163 CLK_MHZ(rate(i)));
Purna Chandra Mandalbe961fa2016-01-28 15:30:16 +0530164
165 for (i = REF1CLK; i <= REF5CLK; i++)
166 printf("REFO%d Clock Speed: %lu MHz\n", i - REF1CLK + 1,
Stephen Warren135aa952016-06-17 09:44:00 -0600167 CLK_MHZ(rate(i)));
Purna Chandra Mandalbe961fa2016-01-28 15:30:16 +0530168 return 0;
169}
170#endif