blob: 1a5877bf156ac4a99d7693ad3dc003a595419514 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +09002/*
3 * board/renesas/lager/lager.c
4 * This file is lager board support.
5 *
6 * Copyright (C) 2013 Renesas Electronics Corporation
7 * Copyright (C) 2013 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +09008 */
9
10#include <common.h>
Simon Glass9a3b4ce2019-12-28 10:45:01 -070011#include <cpu_func.h>
Simon Glass7b51b572019-08-01 09:46:52 -060012#include <env.h>
Simon Glassf3998fd2019-08-02 09:44:25 -060013#include <env_internal.h>
Simon Glassdb41d652019-12-28 10:45:07 -070014#include <hang.h>
Simon Glass691d7192020-05-10 11:40:02 -060015#include <init.h>
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090016#include <malloc.h>
17#include <netdev.h>
Nobuhiro Iwamatsucf839572014-12-09 16:20:04 +090018#include <dm.h>
19#include <dm/platform_data/serial_sh.h>
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090020#include <asm/processor.h>
21#include <asm/mach-types.h>
22#include <asm/io.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090023#include <linux/errno.h>
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090024#include <asm/arch/sys_proto.h>
25#include <asm/gpio.h>
26#include <asm/arch/rmobile.h>
Nobuhiro Iwamatsu44e1eeb2014-12-02 16:52:19 +090027#include <asm/arch/rcar-mstp.h>
Nobuhiro Iwamatsud7916b12014-12-03 15:30:30 +090028#include <asm/arch/mmc.h>
Nobuhiro Iwamatsuacdfecb2014-11-21 10:19:32 +090029#include <asm/arch/sh_sdhi.h>
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090030#include <miiphy.h>
Nobuhiro Iwamatsub9986be2013-10-10 09:13:41 +090031#include <i2c.h>
Nobuhiro Iwamatsud7916b12014-12-03 15:30:30 +090032#include <mmc.h>
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090033#include "qos.h"
34
35DECLARE_GLOBAL_DATA_PTR;
36
Nobuhiro Iwamatsu2c2c6ba2014-03-31 14:14:25 +090037#define CLK2MHZ(clk) (clk / 1000 / 1000)
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090038void s_init(void)
39{
Nobuhiro Iwamatsudc535e12014-03-27 16:18:19 +090040 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
41 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090042
43 /* Watchdog init */
44 writel(0xA5A5A500, &rwdt->rwtcsra);
45 writel(0xA5A5A500, &swdt->swtcsra);
46
Nobuhiro Iwamatsu2c2c6ba2014-03-31 14:14:25 +090047 /* CPU frequency setting. Set to 1.4GHz */
Nobuhiro Iwamatsuf212a8a2014-07-30 12:28:00 +090048 if (rmobile_get_cpu_rev_integer() >= R8A7790_CUT_ES2X) {
Nobuhiro Iwamatsud8659c62014-10-31 16:08:11 +090049 u32 stat = 0;
Nobuhiro Iwamatsuf212a8a2014-07-30 12:28:00 +090050 u32 stc = ((1400 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1)
51 << PLL0_STC_BIT;
52 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
Nobuhiro Iwamatsud8659c62014-10-31 16:08:11 +090053
54 do {
55 stat = readl(PLLECR) & PLL0ST;
56 } while (stat == 0x0);
Nobuhiro Iwamatsuf212a8a2014-07-30 12:28:00 +090057 }
Nobuhiro Iwamatsu2c2c6ba2014-03-31 14:14:25 +090058
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090059 /* QoS(Quality-of-Service) Init */
60 qos_init();
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090061}
62
Marek Vasute6027e62018-04-23 20:24:06 +020063#define TMU0_MSTP125 BIT(25)
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090064
Marek Vasute6027e62018-04-23 20:24:06 +020065#define SD1CKCR 0xE6150078
66#define SD2CKCR 0xE615026C
67#define SD_97500KHZ 0x7
Nobuhiro Iwamatsuacdfecb2014-11-21 10:19:32 +090068
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090069int board_early_init_f(void)
70{
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090071 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
Nobuhiro Iwamatsuacdfecb2014-11-21 10:19:32 +090072
73 /*
74 * SD0 clock is set to 97.5MHz by default.
Marek Vasute6027e62018-04-23 20:24:06 +020075 * Set SD1 and SD2 to the 97.5MHz as well.
Nobuhiro Iwamatsuacdfecb2014-11-21 10:19:32 +090076 */
Marek Vasute6027e62018-04-23 20:24:06 +020077 writel(SD_97500KHZ, SD1CKCR);
78 writel(SD_97500KHZ, SD2CKCR);
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090079
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090080 return 0;
81}
82
Marek Vasute6027e62018-04-23 20:24:06 +020083#define ETHERNET_PHY_RESET 185 /* GPIO 5 31 */
84
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090085int board_init(void)
86{
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090087 /* adress of boot parameters */
Nobuhiro Iwamatsueeb266a2014-11-10 13:58:50 +090088 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090089
Marek Vasute6027e62018-04-23 20:24:06 +020090 /* Force ethernet PHY out of reset */
91 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
92 gpio_direction_output(ETHERNET_PHY_RESET, 0);
93 mdelay(10);
94 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090095
96 return 0;
97}
98
Marek Vasute6027e62018-04-23 20:24:06 +020099int dram_init(void)
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +0900100{
Siva Durga Prasad Paladugu12308b12018-07-16 15:56:11 +0530101 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasute6027e62018-04-23 20:24:06 +0200102 return -EINVAL;
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +0900103
Marek Vasute6027e62018-04-23 20:24:06 +0200104 return 0;
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +0900105}
106
Marek Vasute6027e62018-04-23 20:24:06 +0200107int dram_init_banksize(void)
108{
109 fdtdec_setup_memory_banksize();
110
111 return 0;
112}
113
114/* KSZ8041NL/RNL */
115#define PHY_CONTROL1 0x1E
Marek Vasut4bbd4642019-03-30 07:05:09 +0100116#define PHY_LED_MODE 0xC000
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +0900117#define PHY_LED_MODE_ACK 0x4000
118int board_phy_config(struct phy_device *phydev)
119{
120 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
121 ret &= ~PHY_LED_MODE;
122 ret |= PHY_LED_MODE_ACK;
123 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
124
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +0900125 return 0;
126}
127
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +0900128void reset_cpu(ulong addr)
129{
Marek Vasute6027e62018-04-23 20:24:06 +0200130 struct udevice *dev;
131 const u8 pmic_bus = 2;
132 const u8 pmic_addr = 0x58;
133 u8 data;
134 int ret;
Nobuhiro Iwamatsub9986be2013-10-10 09:13:41 +0900135
Marek Vasute6027e62018-04-23 20:24:06 +0200136 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
137 if (ret)
138 hang();
139
140 ret = dm_i2c_read(dev, 0x13, &data, 1);
141 if (ret)
142 hang();
143
144 data |= BIT(1);
145
146 ret = dm_i2c_write(dev, 0x13, &data, 1);
147 if (ret)
148 hang();
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +0900149}
Nobuhiro Iwamatsucf839572014-12-09 16:20:04 +0900150
Marek Vasute6027e62018-04-23 20:24:06 +0200151enum env_location env_get_location(enum env_operation op, int prio)
152{
153 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsucf839572014-12-09 16:20:04 +0900154
Marek Vasute6027e62018-04-23 20:24:06 +0200155 /* Block environment access if loaded using JTAG */
156 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
157 (op != ENVOP_INIT))
158 return ENVL_UNKNOWN;
159
160 if (prio)
161 return ENVL_UNKNOWN;
162
163 return ENVL_SPI_FLASH;
164}