blob: a2bf19cc0d1cb744072546915d70be0b34c3149f [file] [log] [blame]
Tom Rini4549e782018-05-06 18:27:01 -04001// SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
Patrick Delaunaya6151912018-03-12 10:46:15 +01002/*
3 * Copyright (C) 2018, STMicroelectronics - All Rights Reserved
Patrick Delaunaya6151912018-03-12 10:46:15 +01004 */
5
6#include <common.h>
7#include <clk-uclass.h>
8#include <div64.h>
9#include <dm.h>
Simon Glass691d7192020-05-10 11:40:02 -060010#include <init.h>
Patrick Delaunaya6151912018-03-12 10:46:15 +010011#include <regmap.h>
12#include <spl.h>
13#include <syscon.h>
Simon Glass10453152019-11-14 12:57:30 -070014#include <time.h>
Simon Glass2189d5f2019-11-14 12:57:20 -070015#include <vsprintf.h>
Patrick Delaunaya6151912018-03-12 10:46:15 +010016#include <linux/io.h>
Patrick Delaunay266fa4d2018-03-12 10:46:16 +010017#include <linux/iopoll.h>
Patrick Delaunaya6151912018-03-12 10:46:15 +010018#include <dt-bindings/clock/stm32mp1-clks.h>
Patrick Delaunay266fa4d2018-03-12 10:46:16 +010019#include <dt-bindings/clock/stm32mp1-clksrc.h>
20
Patrick Delaunay4de076e2019-07-30 19:16:55 +020021DECLARE_GLOBAL_DATA_PTR;
22
Patrick Delaunay654706b2020-04-01 09:07:33 +020023#ifndef CONFIG_TFABOOT
Patrick Delaunay266fa4d2018-03-12 10:46:16 +010024#if !defined(CONFIG_SPL) || defined(CONFIG_SPL_BUILD)
25/* activate clock tree initialization in the driver */
26#define STM32MP1_CLOCK_TREE_INIT
27#endif
Patrick Delaunayabf26782019-02-12 11:44:39 +010028#endif
Patrick Delaunaya6151912018-03-12 10:46:15 +010029
30#define MAX_HSI_HZ 64000000
31
Patrick Delaunay266fa4d2018-03-12 10:46:16 +010032/* TIMEOUT */
33#define TIMEOUT_200MS 200000
34#define TIMEOUT_1S 1000000
35
Patrick Delaunay938e0e32018-03-20 11:41:25 +010036/* STGEN registers */
37#define STGENC_CNTCR 0x00
38#define STGENC_CNTSR 0x04
39#define STGENC_CNTCVL 0x08
40#define STGENC_CNTCVU 0x0C
41#define STGENC_CNTFID0 0x20
42
43#define STGENC_CNTCR_EN BIT(0)
44
Patrick Delaunaya6151912018-03-12 10:46:15 +010045/* RCC registers */
46#define RCC_OCENSETR 0x0C
47#define RCC_OCENCLRR 0x10
48#define RCC_HSICFGR 0x18
49#define RCC_MPCKSELR 0x20
50#define RCC_ASSCKSELR 0x24
51#define RCC_RCK12SELR 0x28
52#define RCC_MPCKDIVR 0x2C
53#define RCC_AXIDIVR 0x30
54#define RCC_APB4DIVR 0x3C
55#define RCC_APB5DIVR 0x40
56#define RCC_RTCDIVR 0x44
57#define RCC_MSSCKSELR 0x48
58#define RCC_PLL1CR 0x80
59#define RCC_PLL1CFGR1 0x84
60#define RCC_PLL1CFGR2 0x88
61#define RCC_PLL1FRACR 0x8C
62#define RCC_PLL1CSGR 0x90
63#define RCC_PLL2CR 0x94
64#define RCC_PLL2CFGR1 0x98
65#define RCC_PLL2CFGR2 0x9C
66#define RCC_PLL2FRACR 0xA0
67#define RCC_PLL2CSGR 0xA4
68#define RCC_I2C46CKSELR 0xC0
69#define RCC_CPERCKSELR 0xD0
70#define RCC_STGENCKSELR 0xD4
71#define RCC_DDRITFCR 0xD8
72#define RCC_BDCR 0x140
73#define RCC_RDLSICR 0x144
74#define RCC_MP_APB4ENSETR 0x200
75#define RCC_MP_APB5ENSETR 0x208
76#define RCC_MP_AHB5ENSETR 0x210
77#define RCC_MP_AHB6ENSETR 0x218
78#define RCC_OCRDYR 0x808
79#define RCC_DBGCFGR 0x80C
80#define RCC_RCK3SELR 0x820
81#define RCC_RCK4SELR 0x824
82#define RCC_MCUDIVR 0x830
83#define RCC_APB1DIVR 0x834
84#define RCC_APB2DIVR 0x838
85#define RCC_APB3DIVR 0x83C
86#define RCC_PLL3CR 0x880
87#define RCC_PLL3CFGR1 0x884
88#define RCC_PLL3CFGR2 0x888
89#define RCC_PLL3FRACR 0x88C
90#define RCC_PLL3CSGR 0x890
91#define RCC_PLL4CR 0x894
92#define RCC_PLL4CFGR1 0x898
93#define RCC_PLL4CFGR2 0x89C
94#define RCC_PLL4FRACR 0x8A0
95#define RCC_PLL4CSGR 0x8A4
96#define RCC_I2C12CKSELR 0x8C0
97#define RCC_I2C35CKSELR 0x8C4
Patrice Chotard248278d2019-04-30 18:08:27 +020098#define RCC_SPI2S1CKSELR 0x8D8
Patrick Delaunay0c90e0c2020-03-09 14:59:23 +010099#define RCC_SPI45CKSELR 0x8E0
Patrick Delaunaya6151912018-03-12 10:46:15 +0100100#define RCC_UART6CKSELR 0x8E4
101#define RCC_UART24CKSELR 0x8E8
102#define RCC_UART35CKSELR 0x8EC
103#define RCC_UART78CKSELR 0x8F0
104#define RCC_SDMMC12CKSELR 0x8F4
105#define RCC_SDMMC3CKSELR 0x8F8
106#define RCC_ETHCKSELR 0x8FC
107#define RCC_QSPICKSELR 0x900
108#define RCC_FMCCKSELR 0x904
109#define RCC_USBCKSELR 0x91C
Patrick Delaunay88fa34d2018-07-16 10:41:43 +0200110#define RCC_DSICKSELR 0x924
Patrick Delaunay5b25eb92018-07-16 10:41:45 +0200111#define RCC_ADCCKSELR 0x928
Patrick Delaunaya6151912018-03-12 10:46:15 +0100112#define RCC_MP_APB1ENSETR 0xA00
113#define RCC_MP_APB2ENSETR 0XA08
Fabrice Gasnierf198bba2018-04-26 17:00:47 +0200114#define RCC_MP_APB3ENSETR 0xA10
Patrick Delaunaya6151912018-03-12 10:46:15 +0100115#define RCC_MP_AHB2ENSETR 0xA18
Benjamin Gaignard283bcd92018-11-27 13:49:51 +0100116#define RCC_MP_AHB3ENSETR 0xA20
Patrick Delaunaya6151912018-03-12 10:46:15 +0100117#define RCC_MP_AHB4ENSETR 0xA28
118
119/* used for most of SELR register */
120#define RCC_SELR_SRC_MASK GENMASK(2, 0)
121#define RCC_SELR_SRCRDY BIT(31)
122
123/* Values of RCC_MPCKSELR register */
124#define RCC_MPCKSELR_HSI 0
125#define RCC_MPCKSELR_HSE 1
126#define RCC_MPCKSELR_PLL 2
127#define RCC_MPCKSELR_PLL_MPUDIV 3
128
129/* Values of RCC_ASSCKSELR register */
130#define RCC_ASSCKSELR_HSI 0
131#define RCC_ASSCKSELR_HSE 1
132#define RCC_ASSCKSELR_PLL 2
133
134/* Values of RCC_MSSCKSELR register */
135#define RCC_MSSCKSELR_HSI 0
136#define RCC_MSSCKSELR_HSE 1
137#define RCC_MSSCKSELR_CSI 2
138#define RCC_MSSCKSELR_PLL 3
139
140/* Values of RCC_CPERCKSELR register */
141#define RCC_CPERCKSELR_HSI 0
142#define RCC_CPERCKSELR_CSI 1
143#define RCC_CPERCKSELR_HSE 2
144
145/* used for most of DIVR register : max div for RTC */
146#define RCC_DIVR_DIV_MASK GENMASK(5, 0)
147#define RCC_DIVR_DIVRDY BIT(31)
148
149/* Masks for specific DIVR registers */
150#define RCC_APBXDIV_MASK GENMASK(2, 0)
151#define RCC_MPUDIV_MASK GENMASK(2, 0)
152#define RCC_AXIDIV_MASK GENMASK(2, 0)
153#define RCC_MCUDIV_MASK GENMASK(3, 0)
154
155/* offset between RCC_MP_xxxENSETR and RCC_MP_xxxENCLRR registers */
156#define RCC_MP_ENCLRR_OFFSET 4
157
158/* Fields of RCC_BDCR register */
159#define RCC_BDCR_LSEON BIT(0)
160#define RCC_BDCR_LSEBYP BIT(1)
161#define RCC_BDCR_LSERDY BIT(2)
Patrick Delaunayd2194152018-07-16 10:41:46 +0200162#define RCC_BDCR_DIGBYP BIT(3)
Patrick Delaunaya6151912018-03-12 10:46:15 +0100163#define RCC_BDCR_LSEDRV_MASK GENMASK(5, 4)
164#define RCC_BDCR_LSEDRV_SHIFT 4
165#define RCC_BDCR_LSECSSON BIT(8)
166#define RCC_BDCR_RTCCKEN BIT(20)
167#define RCC_BDCR_RTCSRC_MASK GENMASK(17, 16)
168#define RCC_BDCR_RTCSRC_SHIFT 16
169
170/* Fields of RCC_RDLSICR register */
171#define RCC_RDLSICR_LSION BIT(0)
172#define RCC_RDLSICR_LSIRDY BIT(1)
173
174/* used for ALL PLLNCR registers */
175#define RCC_PLLNCR_PLLON BIT(0)
176#define RCC_PLLNCR_PLLRDY BIT(1)
Patrick Delaunaybbd108a2019-01-30 13:07:06 +0100177#define RCC_PLLNCR_SSCG_CTRL BIT(2)
Patrick Delaunaya6151912018-03-12 10:46:15 +0100178#define RCC_PLLNCR_DIVPEN BIT(4)
179#define RCC_PLLNCR_DIVQEN BIT(5)
180#define RCC_PLLNCR_DIVREN BIT(6)
181#define RCC_PLLNCR_DIVEN_SHIFT 4
182
183/* used for ALL PLLNCFGR1 registers */
184#define RCC_PLLNCFGR1_DIVM_SHIFT 16
185#define RCC_PLLNCFGR1_DIVM_MASK GENMASK(21, 16)
186#define RCC_PLLNCFGR1_DIVN_SHIFT 0
187#define RCC_PLLNCFGR1_DIVN_MASK GENMASK(8, 0)
188/* only for PLL3 and PLL4 */
189#define RCC_PLLNCFGR1_IFRGE_SHIFT 24
190#define RCC_PLLNCFGR1_IFRGE_MASK GENMASK(25, 24)
191
Patrick Delaunayc2fa5dc2018-07-16 10:41:41 +0200192/* used for ALL PLLNCFGR2 registers , using stm32mp1_div_id */
193#define RCC_PLLNCFGR2_SHIFT(div_id) ((div_id) * 8)
Patrick Delaunaya6151912018-03-12 10:46:15 +0100194#define RCC_PLLNCFGR2_DIVX_MASK GENMASK(6, 0)
Patrick Delaunayc2fa5dc2018-07-16 10:41:41 +0200195#define RCC_PLLNCFGR2_DIVP_SHIFT RCC_PLLNCFGR2_SHIFT(_DIV_P)
Patrick Delaunaya6151912018-03-12 10:46:15 +0100196#define RCC_PLLNCFGR2_DIVP_MASK GENMASK(6, 0)
Patrick Delaunayc2fa5dc2018-07-16 10:41:41 +0200197#define RCC_PLLNCFGR2_DIVQ_SHIFT RCC_PLLNCFGR2_SHIFT(_DIV_Q)
Patrick Delaunaya6151912018-03-12 10:46:15 +0100198#define RCC_PLLNCFGR2_DIVQ_MASK GENMASK(14, 8)
Patrick Delaunayc2fa5dc2018-07-16 10:41:41 +0200199#define RCC_PLLNCFGR2_DIVR_SHIFT RCC_PLLNCFGR2_SHIFT(_DIV_R)
Patrick Delaunaya6151912018-03-12 10:46:15 +0100200#define RCC_PLLNCFGR2_DIVR_MASK GENMASK(22, 16)
201
202/* used for ALL PLLNFRACR registers */
203#define RCC_PLLNFRACR_FRACV_SHIFT 3
204#define RCC_PLLNFRACR_FRACV_MASK GENMASK(15, 3)
205#define RCC_PLLNFRACR_FRACLE BIT(16)
206
207/* used for ALL PLLNCSGR registers */
208#define RCC_PLLNCSGR_INC_STEP_SHIFT 16
209#define RCC_PLLNCSGR_INC_STEP_MASK GENMASK(30, 16)
210#define RCC_PLLNCSGR_MOD_PER_SHIFT 0
211#define RCC_PLLNCSGR_MOD_PER_MASK GENMASK(12, 0)
212#define RCC_PLLNCSGR_SSCG_MODE_SHIFT 15
213#define RCC_PLLNCSGR_SSCG_MODE_MASK BIT(15)
214
215/* used for RCC_OCENSETR and RCC_OCENCLRR registers */
216#define RCC_OCENR_HSION BIT(0)
217#define RCC_OCENR_CSION BIT(4)
Patrick Delaunayd2194152018-07-16 10:41:46 +0200218#define RCC_OCENR_DIGBYP BIT(7)
Patrick Delaunaya6151912018-03-12 10:46:15 +0100219#define RCC_OCENR_HSEON BIT(8)
220#define RCC_OCENR_HSEBYP BIT(10)
221#define RCC_OCENR_HSECSSON BIT(11)
222
223/* Fields of RCC_OCRDYR register */
224#define RCC_OCRDYR_HSIRDY BIT(0)
225#define RCC_OCRDYR_HSIDIVRDY BIT(2)
226#define RCC_OCRDYR_CSIRDY BIT(4)
227#define RCC_OCRDYR_HSERDY BIT(8)
228
229/* Fields of DDRITFCR register */
230#define RCC_DDRITFCR_DDRCKMOD_MASK GENMASK(22, 20)
231#define RCC_DDRITFCR_DDRCKMOD_SHIFT 20
232#define RCC_DDRITFCR_DDRCKMOD_SSR 0
233
234/* Fields of RCC_HSICFGR register */
235#define RCC_HSICFGR_HSIDIV_MASK GENMASK(1, 0)
236
237/* used for MCO related operations */
238#define RCC_MCOCFG_MCOON BIT(12)
239#define RCC_MCOCFG_MCODIV_MASK GENMASK(7, 4)
240#define RCC_MCOCFG_MCODIV_SHIFT 4
241#define RCC_MCOCFG_MCOSRC_MASK GENMASK(2, 0)
242
243enum stm32mp1_parent_id {
244/*
245 * _HSI, _HSE, _CSI, _LSI, _LSE should not be moved
246 * they are used as index in osc[] as entry point
247 */
248 _HSI,
249 _HSE,
250 _CSI,
251 _LSI,
252 _LSE,
253 _I2S_CKIN,
Patrick Delaunaya6151912018-03-12 10:46:15 +0100254 NB_OSC,
255
256/* other parent source */
257 _HSI_KER = NB_OSC,
258 _HSE_KER,
259 _HSE_KER_DIV2,
260 _CSI_KER,
261 _PLL1_P,
262 _PLL1_Q,
263 _PLL1_R,
264 _PLL2_P,
265 _PLL2_Q,
266 _PLL2_R,
267 _PLL3_P,
268 _PLL3_Q,
269 _PLL3_R,
270 _PLL4_P,
271 _PLL4_Q,
272 _PLL4_R,
273 _ACLK,
274 _PCLK1,
275 _PCLK2,
276 _PCLK3,
277 _PCLK4,
278 _PCLK5,
279 _HCLK6,
280 _HCLK2,
281 _CK_PER,
282 _CK_MPU,
283 _CK_MCU,
Patrick Delaunay88fa34d2018-07-16 10:41:43 +0200284 _DSI_PHY,
Patrick Delaunay86617dd2019-01-30 13:07:00 +0100285 _USB_PHY_48,
Patrick Delaunaya6151912018-03-12 10:46:15 +0100286 _PARENT_NB,
287 _UNKNOWN_ID = 0xff,
288};
289
290enum stm32mp1_parent_sel {
291 _I2C12_SEL,
292 _I2C35_SEL,
293 _I2C46_SEL,
294 _UART6_SEL,
295 _UART24_SEL,
296 _UART35_SEL,
297 _UART78_SEL,
298 _SDMMC12_SEL,
299 _SDMMC3_SEL,
300 _ETH_SEL,
301 _QSPI_SEL,
302 _FMC_SEL,
303 _USBPHY_SEL,
304 _USBO_SEL,
305 _STGEN_SEL,
Patrick Delaunay88fa34d2018-07-16 10:41:43 +0200306 _DSI_SEL,
Patrick Delaunay5b25eb92018-07-16 10:41:45 +0200307 _ADC12_SEL,
Patrice Chotard248278d2019-04-30 18:08:27 +0200308 _SPI1_SEL,
Patrick Delaunay0c90e0c2020-03-09 14:59:23 +0100309 _SPI45_SEL,
Patrick Delaunayfd7fe1b2019-07-11 12:03:37 +0200310 _RTC_SEL,
Patrick Delaunaya6151912018-03-12 10:46:15 +0100311 _PARENT_SEL_NB,
312 _UNKNOWN_SEL = 0xff,
313};
314
315enum stm32mp1_pll_id {
316 _PLL1,
317 _PLL2,
318 _PLL3,
319 _PLL4,
320 _PLL_NB
321};
322
323enum stm32mp1_div_id {
324 _DIV_P,
325 _DIV_Q,
326 _DIV_R,
327 _DIV_NB,
328};
329
330enum stm32mp1_clksrc_id {
331 CLKSRC_MPU,
332 CLKSRC_AXI,
333 CLKSRC_MCU,
334 CLKSRC_PLL12,
335 CLKSRC_PLL3,
336 CLKSRC_PLL4,
337 CLKSRC_RTC,
338 CLKSRC_MCO1,
339 CLKSRC_MCO2,
340 CLKSRC_NB
341};
342
343enum stm32mp1_clkdiv_id {
344 CLKDIV_MPU,
345 CLKDIV_AXI,
346 CLKDIV_MCU,
347 CLKDIV_APB1,
348 CLKDIV_APB2,
349 CLKDIV_APB3,
350 CLKDIV_APB4,
351 CLKDIV_APB5,
352 CLKDIV_RTC,
353 CLKDIV_MCO1,
354 CLKDIV_MCO2,
355 CLKDIV_NB
356};
357
358enum stm32mp1_pllcfg {
359 PLLCFG_M,
360 PLLCFG_N,
361 PLLCFG_P,
362 PLLCFG_Q,
363 PLLCFG_R,
364 PLLCFG_O,
365 PLLCFG_NB
366};
367
368enum stm32mp1_pllcsg {
369 PLLCSG_MOD_PER,
370 PLLCSG_INC_STEP,
371 PLLCSG_SSCG_MODE,
372 PLLCSG_NB
373};
374
375enum stm32mp1_plltype {
376 PLL_800,
377 PLL_1600,
378 PLL_TYPE_NB
379};
380
381struct stm32mp1_pll {
382 u8 refclk_min;
383 u8 refclk_max;
384 u8 divn_max;
385};
386
387struct stm32mp1_clk_gate {
388 u16 offset;
389 u8 bit;
390 u8 index;
391 u8 set_clr;
392 u8 sel;
393 u8 fixed;
394};
395
396struct stm32mp1_clk_sel {
397 u16 offset;
398 u8 src;
399 u8 msk;
400 u8 nb_parent;
401 const u8 *parent;
402};
403
404#define REFCLK_SIZE 4
405struct stm32mp1_clk_pll {
406 enum stm32mp1_plltype plltype;
407 u16 rckxselr;
408 u16 pllxcfgr1;
409 u16 pllxcfgr2;
410 u16 pllxfracr;
411 u16 pllxcr;
412 u16 pllxcsgr;
413 u8 refclk[REFCLK_SIZE];
414};
415
416struct stm32mp1_clk_data {
417 const struct stm32mp1_clk_gate *gate;
418 const struct stm32mp1_clk_sel *sel;
419 const struct stm32mp1_clk_pll *pll;
420 const int nb_gate;
421};
422
423struct stm32mp1_clk_priv {
424 fdt_addr_t base;
425 const struct stm32mp1_clk_data *data;
426 ulong osc[NB_OSC];
427 struct udevice *osc_dev[NB_OSC];
428};
429
430#define STM32MP1_CLK(off, b, idx, s) \
431 { \
432 .offset = (off), \
433 .bit = (b), \
434 .index = (idx), \
435 .set_clr = 0, \
436 .sel = (s), \
437 .fixed = _UNKNOWN_ID, \
438 }
439
440#define STM32MP1_CLK_F(off, b, idx, f) \
441 { \
442 .offset = (off), \
443 .bit = (b), \
444 .index = (idx), \
445 .set_clr = 0, \
446 .sel = _UNKNOWN_SEL, \
447 .fixed = (f), \
448 }
449
450#define STM32MP1_CLK_SET_CLR(off, b, idx, s) \
451 { \
452 .offset = (off), \
453 .bit = (b), \
454 .index = (idx), \
455 .set_clr = 1, \
456 .sel = (s), \
457 .fixed = _UNKNOWN_ID, \
458 }
459
460#define STM32MP1_CLK_SET_CLR_F(off, b, idx, f) \
461 { \
462 .offset = (off), \
463 .bit = (b), \
464 .index = (idx), \
465 .set_clr = 1, \
466 .sel = _UNKNOWN_SEL, \
467 .fixed = (f), \
468 }
469
470#define STM32MP1_CLK_PARENT(idx, off, s, m, p) \
471 [(idx)] = { \
472 .offset = (off), \
473 .src = (s), \
474 .msk = (m), \
475 .parent = (p), \
476 .nb_parent = ARRAY_SIZE((p)) \
477 }
478
479#define STM32MP1_CLK_PLL(idx, type, off1, off2, off3, off4, off5, off6,\
480 p1, p2, p3, p4) \
481 [(idx)] = { \
482 .plltype = (type), \
483 .rckxselr = (off1), \
484 .pllxcfgr1 = (off2), \
485 .pllxcfgr2 = (off3), \
486 .pllxfracr = (off4), \
487 .pllxcr = (off5), \
488 .pllxcsgr = (off6), \
489 .refclk[0] = (p1), \
490 .refclk[1] = (p2), \
491 .refclk[2] = (p3), \
492 .refclk[3] = (p4), \
493 }
494
495static const u8 stm32mp1_clks[][2] = {
496 {CK_PER, _CK_PER},
497 {CK_MPU, _CK_MPU},
498 {CK_AXI, _ACLK},
499 {CK_MCU, _CK_MCU},
500 {CK_HSE, _HSE},
501 {CK_CSI, _CSI},
502 {CK_LSI, _LSI},
503 {CK_LSE, _LSE},
504 {CK_HSI, _HSI},
505 {CK_HSE_DIV2, _HSE_KER_DIV2},
506};
507
508static const struct stm32mp1_clk_gate stm32mp1_clk_gate[] = {
509 STM32MP1_CLK(RCC_DDRITFCR, 0, DDRC1, _UNKNOWN_SEL),
510 STM32MP1_CLK(RCC_DDRITFCR, 1, DDRC1LP, _UNKNOWN_SEL),
511 STM32MP1_CLK(RCC_DDRITFCR, 2, DDRC2, _UNKNOWN_SEL),
512 STM32MP1_CLK(RCC_DDRITFCR, 3, DDRC2LP, _UNKNOWN_SEL),
513 STM32MP1_CLK_F(RCC_DDRITFCR, 4, DDRPHYC, _PLL2_R),
514 STM32MP1_CLK(RCC_DDRITFCR, 5, DDRPHYCLP, _UNKNOWN_SEL),
515 STM32MP1_CLK(RCC_DDRITFCR, 6, DDRCAPB, _UNKNOWN_SEL),
516 STM32MP1_CLK(RCC_DDRITFCR, 7, DDRCAPBLP, _UNKNOWN_SEL),
517 STM32MP1_CLK(RCC_DDRITFCR, 8, AXIDCG, _UNKNOWN_SEL),
518 STM32MP1_CLK(RCC_DDRITFCR, 9, DDRPHYCAPB, _UNKNOWN_SEL),
519 STM32MP1_CLK(RCC_DDRITFCR, 10, DDRPHYCAPBLP, _UNKNOWN_SEL),
520
521 STM32MP1_CLK_SET_CLR(RCC_MP_APB1ENSETR, 14, USART2_K, _UART24_SEL),
522 STM32MP1_CLK_SET_CLR(RCC_MP_APB1ENSETR, 15, USART3_K, _UART35_SEL),
523 STM32MP1_CLK_SET_CLR(RCC_MP_APB1ENSETR, 16, UART4_K, _UART24_SEL),
524 STM32MP1_CLK_SET_CLR(RCC_MP_APB1ENSETR, 17, UART5_K, _UART35_SEL),
525 STM32MP1_CLK_SET_CLR(RCC_MP_APB1ENSETR, 18, UART7_K, _UART78_SEL),
526 STM32MP1_CLK_SET_CLR(RCC_MP_APB1ENSETR, 19, UART8_K, _UART78_SEL),
527 STM32MP1_CLK_SET_CLR(RCC_MP_APB1ENSETR, 21, I2C1_K, _I2C12_SEL),
528 STM32MP1_CLK_SET_CLR(RCC_MP_APB1ENSETR, 22, I2C2_K, _I2C12_SEL),
529 STM32MP1_CLK_SET_CLR(RCC_MP_APB1ENSETR, 23, I2C3_K, _I2C35_SEL),
530 STM32MP1_CLK_SET_CLR(RCC_MP_APB1ENSETR, 24, I2C5_K, _I2C35_SEL),
531
Patrice Chotard248278d2019-04-30 18:08:27 +0200532 STM32MP1_CLK_SET_CLR(RCC_MP_APB2ENSETR, 8, SPI1_K, _SPI1_SEL),
Patrick Delaunay0c90e0c2020-03-09 14:59:23 +0100533 STM32MP1_CLK_SET_CLR(RCC_MP_APB2ENSETR, 10, SPI5_K, _SPI45_SEL),
Patrick Delaunaya6151912018-03-12 10:46:15 +0100534 STM32MP1_CLK_SET_CLR(RCC_MP_APB2ENSETR, 13, USART6_K, _UART6_SEL),
535
Fabrice Gasnierf198bba2018-04-26 17:00:47 +0200536 STM32MP1_CLK_SET_CLR_F(RCC_MP_APB3ENSETR, 13, VREF, _PCLK3),
537
Patrick Delaunay88fa34d2018-07-16 10:41:43 +0200538 STM32MP1_CLK_SET_CLR_F(RCC_MP_APB4ENSETR, 0, LTDC_PX, _PLL4_Q),
539 STM32MP1_CLK_SET_CLR_F(RCC_MP_APB4ENSETR, 4, DSI_PX, _PLL4_Q),
540 STM32MP1_CLK_SET_CLR(RCC_MP_APB4ENSETR, 4, DSI_K, _DSI_SEL),
Patrick Delaunaya6151912018-03-12 10:46:15 +0100541 STM32MP1_CLK_SET_CLR(RCC_MP_APB4ENSETR, 8, DDRPERFM, _UNKNOWN_SEL),
542 STM32MP1_CLK_SET_CLR(RCC_MP_APB4ENSETR, 15, IWDG2, _UNKNOWN_SEL),
543 STM32MP1_CLK_SET_CLR(RCC_MP_APB4ENSETR, 16, USBPHY_K, _USBPHY_SEL),
544
545 STM32MP1_CLK_SET_CLR(RCC_MP_APB5ENSETR, 2, I2C4_K, _I2C46_SEL),
Patrick Delaunayfd7fe1b2019-07-11 12:03:37 +0200546 STM32MP1_CLK_SET_CLR(RCC_MP_APB5ENSETR, 8, RTCAPB, _PCLK5),
Patrick Delaunaya6151912018-03-12 10:46:15 +0100547 STM32MP1_CLK_SET_CLR(RCC_MP_APB5ENSETR, 20, STGEN_K, _STGEN_SEL),
548
Patrick Delaunay5b25eb92018-07-16 10:41:45 +0200549 STM32MP1_CLK_SET_CLR_F(RCC_MP_AHB2ENSETR, 5, ADC12, _HCLK2),
550 STM32MP1_CLK_SET_CLR(RCC_MP_AHB2ENSETR, 5, ADC12_K, _ADC12_SEL),
Patrick Delaunaya6151912018-03-12 10:46:15 +0100551 STM32MP1_CLK_SET_CLR(RCC_MP_AHB2ENSETR, 8, USBO_K, _USBO_SEL),
552 STM32MP1_CLK_SET_CLR(RCC_MP_AHB2ENSETR, 16, SDMMC3_K, _SDMMC3_SEL),
553
Benjamin Gaignard283bcd92018-11-27 13:49:51 +0100554 STM32MP1_CLK_SET_CLR(RCC_MP_AHB3ENSETR, 11, HSEM, _UNKNOWN_SEL),
Patrick Delaunayd661f612019-01-30 13:07:01 +0100555 STM32MP1_CLK_SET_CLR(RCC_MP_AHB3ENSETR, 12, IPCC, _UNKNOWN_SEL),
Benjamin Gaignard283bcd92018-11-27 13:49:51 +0100556
Patrick Delaunaya6151912018-03-12 10:46:15 +0100557 STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 0, GPIOA, _UNKNOWN_SEL),
558 STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 1, GPIOB, _UNKNOWN_SEL),
559 STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 2, GPIOC, _UNKNOWN_SEL),
560 STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 3, GPIOD, _UNKNOWN_SEL),
561 STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 4, GPIOE, _UNKNOWN_SEL),
562 STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 5, GPIOF, _UNKNOWN_SEL),
563 STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 6, GPIOG, _UNKNOWN_SEL),
564 STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 7, GPIOH, _UNKNOWN_SEL),
565 STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 8, GPIOI, _UNKNOWN_SEL),
566 STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 9, GPIOJ, _UNKNOWN_SEL),
567 STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 10, GPIOK, _UNKNOWN_SEL),
568
569 STM32MP1_CLK_SET_CLR(RCC_MP_AHB5ENSETR, 0, GPIOZ, _UNKNOWN_SEL),
Sughosh Ganu82ebf0f2019-12-28 23:58:28 +0530570 STM32MP1_CLK_SET_CLR(RCC_MP_AHB5ENSETR, 6, RNG1_K, _UNKNOWN_SEL),
Patrick Delaunaya6151912018-03-12 10:46:15 +0100571
Patrick Delaunayf6ccdda2019-05-17 15:08:42 +0200572 STM32MP1_CLK_SET_CLR(RCC_MP_AHB6ENSETR, 7, ETHCK_K, _ETH_SEL),
Patrick Delaunaya6151912018-03-12 10:46:15 +0100573 STM32MP1_CLK_SET_CLR(RCC_MP_AHB6ENSETR, 8, ETHTX, _UNKNOWN_SEL),
574 STM32MP1_CLK_SET_CLR(RCC_MP_AHB6ENSETR, 9, ETHRX, _UNKNOWN_SEL),
Patrick Delaunaya6151912018-03-12 10:46:15 +0100575 STM32MP1_CLK_SET_CLR_F(RCC_MP_AHB6ENSETR, 10, ETHMAC, _ACLK),
576 STM32MP1_CLK_SET_CLR(RCC_MP_AHB6ENSETR, 12, FMC_K, _FMC_SEL),
577 STM32MP1_CLK_SET_CLR(RCC_MP_AHB6ENSETR, 14, QSPI_K, _QSPI_SEL),
578 STM32MP1_CLK_SET_CLR(RCC_MP_AHB6ENSETR, 16, SDMMC1_K, _SDMMC12_SEL),
579 STM32MP1_CLK_SET_CLR(RCC_MP_AHB6ENSETR, 17, SDMMC2_K, _SDMMC12_SEL),
580 STM32MP1_CLK_SET_CLR(RCC_MP_AHB6ENSETR, 24, USBH, _UNKNOWN_SEL),
581
582 STM32MP1_CLK(RCC_DBGCFGR, 8, CK_DBG, _UNKNOWN_SEL),
Patrick Delaunayfd7fe1b2019-07-11 12:03:37 +0200583
584 STM32MP1_CLK(RCC_BDCR, 20, RTC, _RTC_SEL),
Patrick Delaunaya6151912018-03-12 10:46:15 +0100585};
586
587static const u8 i2c12_parents[] = {_PCLK1, _PLL4_R, _HSI_KER, _CSI_KER};
588static const u8 i2c35_parents[] = {_PCLK1, _PLL4_R, _HSI_KER, _CSI_KER};
589static const u8 i2c46_parents[] = {_PCLK5, _PLL3_Q, _HSI_KER, _CSI_KER};
590static const u8 uart6_parents[] = {_PCLK2, _PLL4_Q, _HSI_KER, _CSI_KER,
591 _HSE_KER};
592static const u8 uart24_parents[] = {_PCLK1, _PLL4_Q, _HSI_KER, _CSI_KER,
593 _HSE_KER};
594static const u8 uart35_parents[] = {_PCLK1, _PLL4_Q, _HSI_KER, _CSI_KER,
595 _HSE_KER};
596static const u8 uart78_parents[] = {_PCLK1, _PLL4_Q, _HSI_KER, _CSI_KER,
597 _HSE_KER};
598static const u8 sdmmc12_parents[] = {_HCLK6, _PLL3_R, _PLL4_P, _HSI_KER};
599static const u8 sdmmc3_parents[] = {_HCLK2, _PLL3_R, _PLL4_P, _HSI_KER};
600static const u8 eth_parents[] = {_PLL4_P, _PLL3_Q};
601static const u8 qspi_parents[] = {_ACLK, _PLL3_R, _PLL4_P, _CK_PER};
602static const u8 fmc_parents[] = {_ACLK, _PLL3_R, _PLL4_P, _CK_PER};
603static const u8 usbphy_parents[] = {_HSE_KER, _PLL4_R, _HSE_KER_DIV2};
604static const u8 usbo_parents[] = {_PLL4_R, _USB_PHY_48};
605static const u8 stgen_parents[] = {_HSI_KER, _HSE_KER};
Patrick Delaunay88fa34d2018-07-16 10:41:43 +0200606static const u8 dsi_parents[] = {_DSI_PHY, _PLL4_P};
Patrick Delaunay5b25eb92018-07-16 10:41:45 +0200607static const u8 adc_parents[] = {_PLL4_R, _CK_PER, _PLL3_Q};
Patrice Chotard248278d2019-04-30 18:08:27 +0200608static const u8 spi_parents[] = {_PLL4_P, _PLL3_Q, _I2S_CKIN, _CK_PER,
609 _PLL3_R};
Patrick Delaunay0c90e0c2020-03-09 14:59:23 +0100610static const u8 spi45_parents[] = {_PCLK2, _PLL4_Q, _HSI_KER, _CSI_KER,
611 _HSE_KER};
Patrick Delaunayfd7fe1b2019-07-11 12:03:37 +0200612static const u8 rtc_parents[] = {_UNKNOWN_ID, _LSE, _LSI, _HSE};
Patrick Delaunaya6151912018-03-12 10:46:15 +0100613
614static const struct stm32mp1_clk_sel stm32mp1_clk_sel[_PARENT_SEL_NB] = {
615 STM32MP1_CLK_PARENT(_I2C12_SEL, RCC_I2C12CKSELR, 0, 0x7, i2c12_parents),
616 STM32MP1_CLK_PARENT(_I2C35_SEL, RCC_I2C35CKSELR, 0, 0x7, i2c35_parents),
617 STM32MP1_CLK_PARENT(_I2C46_SEL, RCC_I2C46CKSELR, 0, 0x7, i2c46_parents),
618 STM32MP1_CLK_PARENT(_UART6_SEL, RCC_UART6CKSELR, 0, 0x7, uart6_parents),
619 STM32MP1_CLK_PARENT(_UART24_SEL, RCC_UART24CKSELR, 0, 0x7,
620 uart24_parents),
621 STM32MP1_CLK_PARENT(_UART35_SEL, RCC_UART35CKSELR, 0, 0x7,
622 uart35_parents),
623 STM32MP1_CLK_PARENT(_UART78_SEL, RCC_UART78CKSELR, 0, 0x7,
624 uart78_parents),
625 STM32MP1_CLK_PARENT(_SDMMC12_SEL, RCC_SDMMC12CKSELR, 0, 0x7,
626 sdmmc12_parents),
627 STM32MP1_CLK_PARENT(_SDMMC3_SEL, RCC_SDMMC3CKSELR, 0, 0x7,
628 sdmmc3_parents),
629 STM32MP1_CLK_PARENT(_ETH_SEL, RCC_ETHCKSELR, 0, 0x3, eth_parents),
Patrick Delaunay69ffb552020-03-09 14:59:22 +0100630 STM32MP1_CLK_PARENT(_QSPI_SEL, RCC_QSPICKSELR, 0, 0x3, qspi_parents),
631 STM32MP1_CLK_PARENT(_FMC_SEL, RCC_FMCCKSELR, 0, 0x3, fmc_parents),
Patrick Delaunaya6151912018-03-12 10:46:15 +0100632 STM32MP1_CLK_PARENT(_USBPHY_SEL, RCC_USBCKSELR, 0, 0x3, usbphy_parents),
633 STM32MP1_CLK_PARENT(_USBO_SEL, RCC_USBCKSELR, 4, 0x1, usbo_parents),
634 STM32MP1_CLK_PARENT(_STGEN_SEL, RCC_STGENCKSELR, 0, 0x3, stgen_parents),
Patrick Delaunay88fa34d2018-07-16 10:41:43 +0200635 STM32MP1_CLK_PARENT(_DSI_SEL, RCC_DSICKSELR, 0, 0x1, dsi_parents),
Patrick Delaunay69ffb552020-03-09 14:59:22 +0100636 STM32MP1_CLK_PARENT(_ADC12_SEL, RCC_ADCCKSELR, 0, 0x3, adc_parents),
Patrice Chotard248278d2019-04-30 18:08:27 +0200637 STM32MP1_CLK_PARENT(_SPI1_SEL, RCC_SPI2S1CKSELR, 0, 0x7, spi_parents),
Patrick Delaunay0c90e0c2020-03-09 14:59:23 +0100638 STM32MP1_CLK_PARENT(_SPI45_SEL, RCC_SPI45CKSELR, 0, 0x7, spi45_parents),
Patrick Delaunayfd7fe1b2019-07-11 12:03:37 +0200639 STM32MP1_CLK_PARENT(_RTC_SEL, RCC_BDCR, RCC_BDCR_RTCSRC_SHIFT,
640 (RCC_BDCR_RTCSRC_MASK >> RCC_BDCR_RTCSRC_SHIFT),
641 rtc_parents),
Patrick Delaunaya6151912018-03-12 10:46:15 +0100642};
643
644#ifdef STM32MP1_CLOCK_TREE_INIT
645/* define characteristic of PLL according type */
646#define DIVN_MIN 24
647static const struct stm32mp1_pll stm32mp1_pll[PLL_TYPE_NB] = {
648 [PLL_800] = {
649 .refclk_min = 4,
650 .refclk_max = 16,
651 .divn_max = 99,
652 },
653 [PLL_1600] = {
654 .refclk_min = 8,
655 .refclk_max = 16,
656 .divn_max = 199,
657 },
658};
659#endif /* STM32MP1_CLOCK_TREE_INIT */
660
661static const struct stm32mp1_clk_pll stm32mp1_clk_pll[_PLL_NB] = {
662 STM32MP1_CLK_PLL(_PLL1, PLL_1600,
663 RCC_RCK12SELR, RCC_PLL1CFGR1, RCC_PLL1CFGR2,
664 RCC_PLL1FRACR, RCC_PLL1CR, RCC_PLL1CSGR,
665 _HSI, _HSE, _UNKNOWN_ID, _UNKNOWN_ID),
666 STM32MP1_CLK_PLL(_PLL2, PLL_1600,
667 RCC_RCK12SELR, RCC_PLL2CFGR1, RCC_PLL2CFGR2,
668 RCC_PLL2FRACR, RCC_PLL2CR, RCC_PLL2CSGR,
669 _HSI, _HSE, _UNKNOWN_ID, _UNKNOWN_ID),
670 STM32MP1_CLK_PLL(_PLL3, PLL_800,
671 RCC_RCK3SELR, RCC_PLL3CFGR1, RCC_PLL3CFGR2,
672 RCC_PLL3FRACR, RCC_PLL3CR, RCC_PLL3CSGR,
673 _HSI, _HSE, _CSI, _UNKNOWN_ID),
674 STM32MP1_CLK_PLL(_PLL4, PLL_800,
675 RCC_RCK4SELR, RCC_PLL4CFGR1, RCC_PLL4CFGR2,
676 RCC_PLL4FRACR, RCC_PLL4CR, RCC_PLL4CSGR,
677 _HSI, _HSE, _CSI, _I2S_CKIN),
678};
679
680/* Prescaler table lookups for clock computation */
681/* div = /1 /2 /4 /8 / 16 /64 /128 /512 */
682static const u8 stm32mp1_mcu_div[16] = {
683 0, 1, 2, 3, 4, 6, 7, 8, 9, 9, 9, 9, 9, 9, 9, 9
684};
685
686/* div = /1 /2 /4 /8 /16 : same divider for pmu and apbx*/
687#define stm32mp1_mpu_div stm32mp1_mpu_apbx_div
688#define stm32mp1_apbx_div stm32mp1_mpu_apbx_div
689static const u8 stm32mp1_mpu_apbx_div[8] = {
690 0, 1, 2, 3, 4, 4, 4, 4
691};
692
693/* div = /1 /2 /3 /4 */
694static const u8 stm32mp1_axi_div[8] = {
695 1, 2, 3, 4, 4, 4, 4, 4
696};
697
Patrick Delaunay8d6310a2019-01-30 13:07:04 +0100698static const __maybe_unused
699char * const stm32mp1_clk_parent_name[_PARENT_NB] = {
Patrick Delaunaya6151912018-03-12 10:46:15 +0100700 [_HSI] = "HSI",
701 [_HSE] = "HSE",
702 [_CSI] = "CSI",
703 [_LSI] = "LSI",
704 [_LSE] = "LSE",
705 [_I2S_CKIN] = "I2S_CKIN",
706 [_HSI_KER] = "HSI_KER",
707 [_HSE_KER] = "HSE_KER",
708 [_HSE_KER_DIV2] = "HSE_KER_DIV2",
709 [_CSI_KER] = "CSI_KER",
710 [_PLL1_P] = "PLL1_P",
711 [_PLL1_Q] = "PLL1_Q",
712 [_PLL1_R] = "PLL1_R",
713 [_PLL2_P] = "PLL2_P",
714 [_PLL2_Q] = "PLL2_Q",
715 [_PLL2_R] = "PLL2_R",
716 [_PLL3_P] = "PLL3_P",
717 [_PLL3_Q] = "PLL3_Q",
718 [_PLL3_R] = "PLL3_R",
719 [_PLL4_P] = "PLL4_P",
720 [_PLL4_Q] = "PLL4_Q",
721 [_PLL4_R] = "PLL4_R",
722 [_ACLK] = "ACLK",
723 [_PCLK1] = "PCLK1",
724 [_PCLK2] = "PCLK2",
725 [_PCLK3] = "PCLK3",
726 [_PCLK4] = "PCLK4",
727 [_PCLK5] = "PCLK5",
728 [_HCLK6] = "KCLK6",
729 [_HCLK2] = "HCLK2",
730 [_CK_PER] = "CK_PER",
731 [_CK_MPU] = "CK_MPU",
732 [_CK_MCU] = "CK_MCU",
Patrick Delaunay88fa34d2018-07-16 10:41:43 +0200733 [_USB_PHY_48] = "USB_PHY_48",
734 [_DSI_PHY] = "DSI_PHY_PLL",
Patrick Delaunaya6151912018-03-12 10:46:15 +0100735};
736
Patrick Delaunay8d6310a2019-01-30 13:07:04 +0100737static const __maybe_unused
738char * const stm32mp1_clk_parent_sel_name[_PARENT_SEL_NB] = {
Patrick Delaunaya6151912018-03-12 10:46:15 +0100739 [_I2C12_SEL] = "I2C12",
740 [_I2C35_SEL] = "I2C35",
741 [_I2C46_SEL] = "I2C46",
742 [_UART6_SEL] = "UART6",
743 [_UART24_SEL] = "UART24",
744 [_UART35_SEL] = "UART35",
745 [_UART78_SEL] = "UART78",
746 [_SDMMC12_SEL] = "SDMMC12",
747 [_SDMMC3_SEL] = "SDMMC3",
748 [_ETH_SEL] = "ETH",
749 [_QSPI_SEL] = "QSPI",
750 [_FMC_SEL] = "FMC",
751 [_USBPHY_SEL] = "USBPHY",
752 [_USBO_SEL] = "USBO",
Patrick Delaunay88fa34d2018-07-16 10:41:43 +0200753 [_STGEN_SEL] = "STGEN",
754 [_DSI_SEL] = "DSI",
Patrick Delaunay5b25eb92018-07-16 10:41:45 +0200755 [_ADC12_SEL] = "ADC12",
Patrice Chotard248278d2019-04-30 18:08:27 +0200756 [_SPI1_SEL] = "SPI1",
Patrick Delaunay0c90e0c2020-03-09 14:59:23 +0100757 [_SPI45_SEL] = "SPI45",
Patrick Delaunayfd7fe1b2019-07-11 12:03:37 +0200758 [_RTC_SEL] = "RTC",
Patrick Delaunaya6151912018-03-12 10:46:15 +0100759};
Patrick Delaunaya6151912018-03-12 10:46:15 +0100760
761static const struct stm32mp1_clk_data stm32mp1_data = {
762 .gate = stm32mp1_clk_gate,
763 .sel = stm32mp1_clk_sel,
764 .pll = stm32mp1_clk_pll,
765 .nb_gate = ARRAY_SIZE(stm32mp1_clk_gate),
766};
767
768static ulong stm32mp1_clk_get_fixed(struct stm32mp1_clk_priv *priv, int idx)
769{
770 if (idx >= NB_OSC) {
771 debug("%s: clk id %d not found\n", __func__, idx);
772 return 0;
773 }
774
Patrick Delaunaya6151912018-03-12 10:46:15 +0100775 return priv->osc[idx];
776}
777
778static int stm32mp1_clk_get_id(struct stm32mp1_clk_priv *priv, unsigned long id)
779{
780 const struct stm32mp1_clk_gate *gate = priv->data->gate;
781 int i, nb_clks = priv->data->nb_gate;
782
783 for (i = 0; i < nb_clks; i++) {
784 if (gate[i].index == id)
785 break;
786 }
787
788 if (i == nb_clks) {
789 printf("%s: clk id %d not found\n", __func__, (u32)id);
790 return -EINVAL;
791 }
792
793 return i;
794}
795
796static int stm32mp1_clk_get_sel(struct stm32mp1_clk_priv *priv,
797 int i)
798{
799 const struct stm32mp1_clk_gate *gate = priv->data->gate;
800
801 if (gate[i].sel > _PARENT_SEL_NB) {
802 printf("%s: parents for clk id %d not found\n",
803 __func__, i);
804 return -EINVAL;
805 }
806
807 return gate[i].sel;
808}
809
810static int stm32mp1_clk_get_fixed_parent(struct stm32mp1_clk_priv *priv,
811 int i)
812{
813 const struct stm32mp1_clk_gate *gate = priv->data->gate;
814
815 if (gate[i].fixed == _UNKNOWN_ID)
816 return -ENOENT;
817
818 return gate[i].fixed;
819}
820
821static int stm32mp1_clk_get_parent(struct stm32mp1_clk_priv *priv,
822 unsigned long id)
823{
824 const struct stm32mp1_clk_sel *sel = priv->data->sel;
825 int i;
826 int s, p;
Patrick Delaunay67d74ce2019-06-21 15:26:48 +0200827 unsigned int idx;
Patrick Delaunaya6151912018-03-12 10:46:15 +0100828
Patrick Delaunay67d74ce2019-06-21 15:26:48 +0200829 for (idx = 0; idx < ARRAY_SIZE(stm32mp1_clks); idx++)
830 if (stm32mp1_clks[idx][0] == id)
831 return stm32mp1_clks[idx][1];
Patrick Delaunaya6151912018-03-12 10:46:15 +0100832
833 i = stm32mp1_clk_get_id(priv, id);
834 if (i < 0)
835 return i;
836
837 p = stm32mp1_clk_get_fixed_parent(priv, i);
838 if (p >= 0 && p < _PARENT_NB)
839 return p;
840
841 s = stm32mp1_clk_get_sel(priv, i);
842 if (s < 0)
843 return s;
844
845 p = (readl(priv->base + sel[s].offset) >> sel[s].src) & sel[s].msk;
846
847 if (p < sel[s].nb_parent) {
848#ifdef DEBUG
849 debug("%s: %s clock is the parent %s of clk id %d\n", __func__,
850 stm32mp1_clk_parent_name[sel[s].parent[p]],
851 stm32mp1_clk_parent_sel_name[s],
852 (u32)id);
853#endif
854 return sel[s].parent[p];
855 }
856
857 pr_err("%s: no parents defined for clk id %d\n",
858 __func__, (u32)id);
859
860 return -EINVAL;
861}
862
Patrick Delaunay61105032018-07-16 10:41:42 +0200863static ulong pll_get_fref_ck(struct stm32mp1_clk_priv *priv,
864 int pll_id)
Patrick Delaunaya6151912018-03-12 10:46:15 +0100865{
866 const struct stm32mp1_clk_pll *pll = priv->data->pll;
Patrick Delaunay61105032018-07-16 10:41:42 +0200867 u32 selr;
868 int src;
869 ulong refclk;
Patrick Delaunaya6151912018-03-12 10:46:15 +0100870
Patrick Delaunay61105032018-07-16 10:41:42 +0200871 /* Get current refclk */
Patrick Delaunaya6151912018-03-12 10:46:15 +0100872 selr = readl(priv->base + pll[pll_id].rckxselr);
Patrick Delaunay61105032018-07-16 10:41:42 +0200873 src = selr & RCC_SELR_SRC_MASK;
Patrick Delaunaya6151912018-03-12 10:46:15 +0100874
Patrick Delaunay61105032018-07-16 10:41:42 +0200875 refclk = stm32mp1_clk_get_fixed(priv, pll[pll_id].refclk[src]);
Patrick Delaunay61105032018-07-16 10:41:42 +0200876
877 return refclk;
878}
879
880/*
881 * pll_get_fvco() : return the VCO or (VCO / 2) frequency for the requested PLL
882 * - PLL1 & PLL2 => return VCO / 2 with Fpll_y_ck = FVCO / 2 * (DIVy + 1)
883 * - PLL3 & PLL4 => return VCO with Fpll_y_ck = FVCO / (DIVy + 1)
884 * => in all the case Fpll_y_ck = pll_get_fvco() / (DIVy + 1)
885 */
886static ulong pll_get_fvco(struct stm32mp1_clk_priv *priv,
887 int pll_id)
888{
889 const struct stm32mp1_clk_pll *pll = priv->data->pll;
890 int divm, divn;
891 ulong refclk, fvco;
892 u32 cfgr1, fracr;
893
894 cfgr1 = readl(priv->base + pll[pll_id].pllxcfgr1);
895 fracr = readl(priv->base + pll[pll_id].pllxfracr);
Patrick Delaunaya6151912018-03-12 10:46:15 +0100896
897 divm = (cfgr1 & (RCC_PLLNCFGR1_DIVM_MASK)) >> RCC_PLLNCFGR1_DIVM_SHIFT;
898 divn = cfgr1 & RCC_PLLNCFGR1_DIVN_MASK;
Patrick Delaunaya6151912018-03-12 10:46:15 +0100899
Patrick Delaunay61105032018-07-16 10:41:42 +0200900 refclk = pll_get_fref_ck(priv, pll_id);
Patrick Delaunaya6151912018-03-12 10:46:15 +0100901
Patrick Delaunay61105032018-07-16 10:41:42 +0200902 /* with FRACV :
903 * Fvco = Fck_ref * ((DIVN + 1) + FRACV / 2^13) / (DIVM + 1)
Patrick Delaunaya6151912018-03-12 10:46:15 +0100904 * without FRACV
Patrick Delaunay61105032018-07-16 10:41:42 +0200905 * Fvco = Fck_ref * ((DIVN + 1) / (DIVM + 1)
Patrick Delaunaya6151912018-03-12 10:46:15 +0100906 */
907 if (fracr & RCC_PLLNFRACR_FRACLE) {
908 u32 fracv = (fracr & RCC_PLLNFRACR_FRACV_MASK)
909 >> RCC_PLLNFRACR_FRACV_SHIFT;
Patrick Delaunay61105032018-07-16 10:41:42 +0200910 fvco = (ulong)lldiv((unsigned long long)refclk *
Patrick Delaunaya6151912018-03-12 10:46:15 +0100911 (((divn + 1) << 13) + fracv),
Patrick Delaunay61105032018-07-16 10:41:42 +0200912 ((unsigned long long)(divm + 1)) << 13);
Patrick Delaunaya6151912018-03-12 10:46:15 +0100913 } else {
Patrick Delaunay61105032018-07-16 10:41:42 +0200914 fvco = (ulong)(refclk * (divn + 1) / (divm + 1));
Patrick Delaunaya6151912018-03-12 10:46:15 +0100915 }
Patrick Delaunay61105032018-07-16 10:41:42 +0200916
917 return fvco;
918}
919
920static ulong stm32mp1_read_pll_freq(struct stm32mp1_clk_priv *priv,
921 int pll_id, int div_id)
922{
923 const struct stm32mp1_clk_pll *pll = priv->data->pll;
924 int divy;
925 ulong dfout;
926 u32 cfgr2;
927
Patrick Delaunay61105032018-07-16 10:41:42 +0200928 if (div_id >= _DIV_NB)
929 return 0;
930
931 cfgr2 = readl(priv->base + pll[pll_id].pllxcfgr2);
932 divy = (cfgr2 >> RCC_PLLNCFGR2_SHIFT(div_id)) & RCC_PLLNCFGR2_DIVX_MASK;
933
Patrick Delaunay61105032018-07-16 10:41:42 +0200934 dfout = pll_get_fvco(priv, pll_id) / (divy + 1);
Patrick Delaunaya6151912018-03-12 10:46:15 +0100935
936 return dfout;
937}
938
939static ulong stm32mp1_clk_get(struct stm32mp1_clk_priv *priv, int p)
940{
941 u32 reg;
942 ulong clock = 0;
943
944 switch (p) {
945 case _CK_MPU:
946 /* MPU sub system */
947 reg = readl(priv->base + RCC_MPCKSELR);
948 switch (reg & RCC_SELR_SRC_MASK) {
949 case RCC_MPCKSELR_HSI:
950 clock = stm32mp1_clk_get_fixed(priv, _HSI);
951 break;
952 case RCC_MPCKSELR_HSE:
953 clock = stm32mp1_clk_get_fixed(priv, _HSE);
954 break;
955 case RCC_MPCKSELR_PLL:
956 case RCC_MPCKSELR_PLL_MPUDIV:
957 clock = stm32mp1_read_pll_freq(priv, _PLL1, _DIV_P);
Lionel Debieve36911fc2020-04-24 15:47:57 +0200958 if ((reg & RCC_SELR_SRC_MASK) ==
959 RCC_MPCKSELR_PLL_MPUDIV) {
Patrick Delaunaya6151912018-03-12 10:46:15 +0100960 reg = readl(priv->base + RCC_MPCKDIVR);
Lionel Debieve36911fc2020-04-24 15:47:57 +0200961 clock >>= stm32mp1_mpu_div[reg &
962 RCC_MPUDIV_MASK];
Patrick Delaunaya6151912018-03-12 10:46:15 +0100963 }
964 break;
965 }
966 break;
967 /* AXI sub system */
968 case _ACLK:
969 case _HCLK2:
970 case _HCLK6:
971 case _PCLK4:
972 case _PCLK5:
973 reg = readl(priv->base + RCC_ASSCKSELR);
974 switch (reg & RCC_SELR_SRC_MASK) {
975 case RCC_ASSCKSELR_HSI:
976 clock = stm32mp1_clk_get_fixed(priv, _HSI);
977 break;
978 case RCC_ASSCKSELR_HSE:
979 clock = stm32mp1_clk_get_fixed(priv, _HSE);
980 break;
981 case RCC_ASSCKSELR_PLL:
982 clock = stm32mp1_read_pll_freq(priv, _PLL2, _DIV_P);
983 break;
984 }
985
986 /* System clock divider */
987 reg = readl(priv->base + RCC_AXIDIVR);
988 clock /= stm32mp1_axi_div[reg & RCC_AXIDIV_MASK];
989
990 switch (p) {
991 case _PCLK4:
992 reg = readl(priv->base + RCC_APB4DIVR);
993 clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
994 break;
995 case _PCLK5:
996 reg = readl(priv->base + RCC_APB5DIVR);
997 clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
998 break;
999 default:
1000 break;
1001 }
1002 break;
1003 /* MCU sub system */
1004 case _CK_MCU:
1005 case _PCLK1:
1006 case _PCLK2:
1007 case _PCLK3:
1008 reg = readl(priv->base + RCC_MSSCKSELR);
1009 switch (reg & RCC_SELR_SRC_MASK) {
1010 case RCC_MSSCKSELR_HSI:
1011 clock = stm32mp1_clk_get_fixed(priv, _HSI);
1012 break;
1013 case RCC_MSSCKSELR_HSE:
1014 clock = stm32mp1_clk_get_fixed(priv, _HSE);
1015 break;
1016 case RCC_MSSCKSELR_CSI:
1017 clock = stm32mp1_clk_get_fixed(priv, _CSI);
1018 break;
1019 case RCC_MSSCKSELR_PLL:
1020 clock = stm32mp1_read_pll_freq(priv, _PLL3, _DIV_P);
1021 break;
1022 }
1023
1024 /* MCU clock divider */
1025 reg = readl(priv->base + RCC_MCUDIVR);
1026 clock >>= stm32mp1_mcu_div[reg & RCC_MCUDIV_MASK];
1027
1028 switch (p) {
1029 case _PCLK1:
1030 reg = readl(priv->base + RCC_APB1DIVR);
1031 clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
1032 break;
1033 case _PCLK2:
1034 reg = readl(priv->base + RCC_APB2DIVR);
1035 clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
1036 break;
1037 case _PCLK3:
1038 reg = readl(priv->base + RCC_APB3DIVR);
1039 clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
1040 break;
1041 case _CK_MCU:
1042 default:
1043 break;
1044 }
1045 break;
1046 case _CK_PER:
1047 reg = readl(priv->base + RCC_CPERCKSELR);
1048 switch (reg & RCC_SELR_SRC_MASK) {
1049 case RCC_CPERCKSELR_HSI:
1050 clock = stm32mp1_clk_get_fixed(priv, _HSI);
1051 break;
1052 case RCC_CPERCKSELR_HSE:
1053 clock = stm32mp1_clk_get_fixed(priv, _HSE);
1054 break;
1055 case RCC_CPERCKSELR_CSI:
1056 clock = stm32mp1_clk_get_fixed(priv, _CSI);
1057 break;
1058 }
1059 break;
1060 case _HSI:
1061 case _HSI_KER:
1062 clock = stm32mp1_clk_get_fixed(priv, _HSI);
1063 break;
1064 case _CSI:
1065 case _CSI_KER:
1066 clock = stm32mp1_clk_get_fixed(priv, _CSI);
1067 break;
1068 case _HSE:
1069 case _HSE_KER:
1070 case _HSE_KER_DIV2:
1071 clock = stm32mp1_clk_get_fixed(priv, _HSE);
1072 if (p == _HSE_KER_DIV2)
1073 clock >>= 1;
1074 break;
1075 case _LSI:
1076 clock = stm32mp1_clk_get_fixed(priv, _LSI);
1077 break;
1078 case _LSE:
1079 clock = stm32mp1_clk_get_fixed(priv, _LSE);
1080 break;
1081 /* PLL */
1082 case _PLL1_P:
1083 case _PLL1_Q:
1084 case _PLL1_R:
1085 clock = stm32mp1_read_pll_freq(priv, _PLL1, p - _PLL1_P);
1086 break;
1087 case _PLL2_P:
1088 case _PLL2_Q:
1089 case _PLL2_R:
1090 clock = stm32mp1_read_pll_freq(priv, _PLL2, p - _PLL2_P);
1091 break;
1092 case _PLL3_P:
1093 case _PLL3_Q:
1094 case _PLL3_R:
1095 clock = stm32mp1_read_pll_freq(priv, _PLL3, p - _PLL3_P);
1096 break;
1097 case _PLL4_P:
1098 case _PLL4_Q:
1099 case _PLL4_R:
1100 clock = stm32mp1_read_pll_freq(priv, _PLL4, p - _PLL4_P);
1101 break;
1102 /* other */
1103 case _USB_PHY_48:
Patrick Delaunay86617dd2019-01-30 13:07:00 +01001104 clock = 48000000;
Patrick Delaunaya6151912018-03-12 10:46:15 +01001105 break;
Patrick Delaunay88fa34d2018-07-16 10:41:43 +02001106 case _DSI_PHY:
1107 {
1108 struct clk clk;
1109 struct udevice *dev = NULL;
Patrick Delaunaya6151912018-03-12 10:46:15 +01001110
Patrick Delaunay88fa34d2018-07-16 10:41:43 +02001111 if (!uclass_get_device_by_name(UCLASS_CLK, "ck_dsi_phy",
1112 &dev)) {
1113 if (clk_request(dev, &clk)) {
1114 pr_err("ck_dsi_phy request");
1115 } else {
1116 clk.id = 0;
1117 clock = clk_get_rate(&clk);
1118 }
1119 }
1120 break;
1121 }
Patrick Delaunaya6151912018-03-12 10:46:15 +01001122 default:
1123 break;
1124 }
1125
1126 debug("%s(%d) clock = %lx : %ld kHz\n",
1127 __func__, p, clock, clock / 1000);
1128
1129 return clock;
1130}
1131
1132static int stm32mp1_clk_enable(struct clk *clk)
1133{
1134 struct stm32mp1_clk_priv *priv = dev_get_priv(clk->dev);
1135 const struct stm32mp1_clk_gate *gate = priv->data->gate;
1136 int i = stm32mp1_clk_get_id(priv, clk->id);
1137
1138 if (i < 0)
1139 return i;
1140
1141 if (gate[i].set_clr)
1142 writel(BIT(gate[i].bit), priv->base + gate[i].offset);
1143 else
1144 setbits_le32(priv->base + gate[i].offset, BIT(gate[i].bit));
1145
1146 debug("%s: id clock %d has been enabled\n", __func__, (u32)clk->id);
1147
1148 return 0;
1149}
1150
1151static int stm32mp1_clk_disable(struct clk *clk)
1152{
1153 struct stm32mp1_clk_priv *priv = dev_get_priv(clk->dev);
1154 const struct stm32mp1_clk_gate *gate = priv->data->gate;
1155 int i = stm32mp1_clk_get_id(priv, clk->id);
1156
1157 if (i < 0)
1158 return i;
1159
1160 if (gate[i].set_clr)
1161 writel(BIT(gate[i].bit),
1162 priv->base + gate[i].offset
1163 + RCC_MP_ENCLRR_OFFSET);
1164 else
1165 clrbits_le32(priv->base + gate[i].offset, BIT(gate[i].bit));
1166
1167 debug("%s: id clock %d has been disabled\n", __func__, (u32)clk->id);
1168
1169 return 0;
1170}
1171
1172static ulong stm32mp1_clk_get_rate(struct clk *clk)
1173{
1174 struct stm32mp1_clk_priv *priv = dev_get_priv(clk->dev);
1175 int p = stm32mp1_clk_get_parent(priv, clk->id);
1176 ulong rate;
1177
1178 if (p < 0)
1179 return 0;
1180
1181 rate = stm32mp1_clk_get(priv, p);
1182
1183#ifdef DEBUG
1184 debug("%s: computed rate for id clock %d is %d (parent is %s)\n",
1185 __func__, (u32)clk->id, (u32)rate, stm32mp1_clk_parent_name[p]);
1186#endif
1187 return rate;
1188}
1189
Patrick Delaunay266fa4d2018-03-12 10:46:16 +01001190#ifdef STM32MP1_CLOCK_TREE_INIT
1191static void stm32mp1_ls_osc_set(int enable, fdt_addr_t rcc, u32 offset,
1192 u32 mask_on)
1193{
1194 u32 address = rcc + offset;
1195
1196 if (enable)
1197 setbits_le32(address, mask_on);
1198 else
1199 clrbits_le32(address, mask_on);
1200}
1201
1202static void stm32mp1_hs_ocs_set(int enable, fdt_addr_t rcc, u32 mask_on)
1203{
Patrick Delaunay63201282019-01-30 13:07:02 +01001204 writel(mask_on, rcc + (enable ? RCC_OCENSETR : RCC_OCENCLRR));
Patrick Delaunay266fa4d2018-03-12 10:46:16 +01001205}
1206
1207static int stm32mp1_osc_wait(int enable, fdt_addr_t rcc, u32 offset,
1208 u32 mask_rdy)
1209{
1210 u32 mask_test = 0;
1211 u32 address = rcc + offset;
1212 u32 val;
1213 int ret;
1214
1215 if (enable)
1216 mask_test = mask_rdy;
1217
1218 ret = readl_poll_timeout(address, val,
1219 (val & mask_rdy) == mask_test,
1220 TIMEOUT_1S);
1221
1222 if (ret)
1223 pr_err("OSC %x @ %x timeout for enable=%d : 0x%x\n",
1224 mask_rdy, address, enable, readl(address));
1225
1226 return ret;
1227}
1228
Patrick Delaunayd2194152018-07-16 10:41:46 +02001229static void stm32mp1_lse_enable(fdt_addr_t rcc, int bypass, int digbyp,
Patrick Delaunayeb49dce2020-01-28 10:44:15 +01001230 u32 lsedrv)
Patrick Delaunay266fa4d2018-03-12 10:46:16 +01001231{
1232 u32 value;
1233
Patrick Delaunayd2194152018-07-16 10:41:46 +02001234 if (digbyp)
1235 setbits_le32(rcc + RCC_BDCR, RCC_BDCR_DIGBYP);
1236
1237 if (bypass || digbyp)
Patrick Delaunay266fa4d2018-03-12 10:46:16 +01001238 setbits_le32(rcc + RCC_BDCR, RCC_BDCR_LSEBYP);
1239
1240 /*
1241 * warning: not recommended to switch directly from "high drive"
1242 * to "medium low drive", and vice-versa.
1243 */
1244 value = (readl(rcc + RCC_BDCR) & RCC_BDCR_LSEDRV_MASK)
1245 >> RCC_BDCR_LSEDRV_SHIFT;
1246
1247 while (value != lsedrv) {
1248 if (value > lsedrv)
1249 value--;
1250 else
1251 value++;
1252
1253 clrsetbits_le32(rcc + RCC_BDCR,
1254 RCC_BDCR_LSEDRV_MASK,
1255 value << RCC_BDCR_LSEDRV_SHIFT);
1256 }
1257
1258 stm32mp1_ls_osc_set(1, rcc, RCC_BDCR, RCC_BDCR_LSEON);
1259}
1260
1261static void stm32mp1_lse_wait(fdt_addr_t rcc)
1262{
1263 stm32mp1_osc_wait(1, rcc, RCC_BDCR, RCC_BDCR_LSERDY);
1264}
1265
1266static void stm32mp1_lsi_set(fdt_addr_t rcc, int enable)
1267{
1268 stm32mp1_ls_osc_set(enable, rcc, RCC_RDLSICR, RCC_RDLSICR_LSION);
1269 stm32mp1_osc_wait(enable, rcc, RCC_RDLSICR, RCC_RDLSICR_LSIRDY);
1270}
1271
Patrick Delaunayd2194152018-07-16 10:41:46 +02001272static void stm32mp1_hse_enable(fdt_addr_t rcc, int bypass, int digbyp, int css)
Patrick Delaunay266fa4d2018-03-12 10:46:16 +01001273{
Patrick Delaunayd2194152018-07-16 10:41:46 +02001274 if (digbyp)
Patrick Delaunay63201282019-01-30 13:07:02 +01001275 writel(RCC_OCENR_DIGBYP, rcc + RCC_OCENSETR);
Patrick Delaunayd2194152018-07-16 10:41:46 +02001276 if (bypass || digbyp)
Patrick Delaunay63201282019-01-30 13:07:02 +01001277 writel(RCC_OCENR_HSEBYP, rcc + RCC_OCENSETR);
Patrick Delaunay266fa4d2018-03-12 10:46:16 +01001278
1279 stm32mp1_hs_ocs_set(1, rcc, RCC_OCENR_HSEON);
1280 stm32mp1_osc_wait(1, rcc, RCC_OCRDYR, RCC_OCRDYR_HSERDY);
1281
1282 if (css)
Patrick Delaunay63201282019-01-30 13:07:02 +01001283 writel(RCC_OCENR_HSECSSON, rcc + RCC_OCENSETR);
Patrick Delaunay266fa4d2018-03-12 10:46:16 +01001284}
1285
1286static void stm32mp1_csi_set(fdt_addr_t rcc, int enable)
1287{
Patrick Delaunay63201282019-01-30 13:07:02 +01001288 stm32mp1_hs_ocs_set(enable, rcc, RCC_OCENR_CSION);
Patrick Delaunay266fa4d2018-03-12 10:46:16 +01001289 stm32mp1_osc_wait(enable, rcc, RCC_OCRDYR, RCC_OCRDYR_CSIRDY);
1290}
1291
1292static void stm32mp1_hsi_set(fdt_addr_t rcc, int enable)
1293{
1294 stm32mp1_hs_ocs_set(enable, rcc, RCC_OCENR_HSION);
1295 stm32mp1_osc_wait(enable, rcc, RCC_OCRDYR, RCC_OCRDYR_HSIRDY);
1296}
1297
1298static int stm32mp1_set_hsidiv(fdt_addr_t rcc, u8 hsidiv)
1299{
1300 u32 address = rcc + RCC_OCRDYR;
1301 u32 val;
1302 int ret;
1303
1304 clrsetbits_le32(rcc + RCC_HSICFGR,
1305 RCC_HSICFGR_HSIDIV_MASK,
1306 RCC_HSICFGR_HSIDIV_MASK & hsidiv);
1307
1308 ret = readl_poll_timeout(address, val,
1309 val & RCC_OCRDYR_HSIDIVRDY,
1310 TIMEOUT_200MS);
1311 if (ret)
1312 pr_err("HSIDIV failed @ 0x%x: 0x%x\n",
1313 address, readl(address));
1314
1315 return ret;
1316}
1317
1318static int stm32mp1_hsidiv(fdt_addr_t rcc, ulong hsifreq)
1319{
1320 u8 hsidiv;
1321 u32 hsidivfreq = MAX_HSI_HZ;
1322
1323 for (hsidiv = 0; hsidiv < 4; hsidiv++,
1324 hsidivfreq = hsidivfreq / 2)
1325 if (hsidivfreq == hsifreq)
1326 break;
1327
1328 if (hsidiv == 4) {
1329 pr_err("clk-hsi frequency invalid");
1330 return -1;
1331 }
1332
1333 if (hsidiv > 0)
1334 return stm32mp1_set_hsidiv(rcc, hsidiv);
1335
1336 return 0;
1337}
1338
1339static void pll_start(struct stm32mp1_clk_priv *priv, int pll_id)
1340{
1341 const struct stm32mp1_clk_pll *pll = priv->data->pll;
1342
Patrick Delaunaybbd108a2019-01-30 13:07:06 +01001343 clrsetbits_le32(priv->base + pll[pll_id].pllxcr,
1344 RCC_PLLNCR_DIVPEN | RCC_PLLNCR_DIVQEN |
1345 RCC_PLLNCR_DIVREN,
1346 RCC_PLLNCR_PLLON);
Patrick Delaunay266fa4d2018-03-12 10:46:16 +01001347}
1348
1349static int pll_output(struct stm32mp1_clk_priv *priv, int pll_id, int output)
1350{
1351 const struct stm32mp1_clk_pll *pll = priv->data->pll;
1352 u32 pllxcr = priv->base + pll[pll_id].pllxcr;
1353 u32 val;
1354 int ret;
1355
1356 ret = readl_poll_timeout(pllxcr, val, val & RCC_PLLNCR_PLLRDY,
1357 TIMEOUT_200MS);
1358
1359 if (ret) {
1360 pr_err("PLL%d start failed @ 0x%x: 0x%x\n",
1361 pll_id, pllxcr, readl(pllxcr));
1362 return ret;
1363 }
1364
1365 /* start the requested output */
1366 setbits_le32(pllxcr, output << RCC_PLLNCR_DIVEN_SHIFT);
1367
1368 return 0;
1369}
1370
1371static int pll_stop(struct stm32mp1_clk_priv *priv, int pll_id)
1372{
1373 const struct stm32mp1_clk_pll *pll = priv->data->pll;
1374 u32 pllxcr = priv->base + pll[pll_id].pllxcr;
1375 u32 val;
1376
1377 /* stop all output */
1378 clrbits_le32(pllxcr,
1379 RCC_PLLNCR_DIVPEN | RCC_PLLNCR_DIVQEN | RCC_PLLNCR_DIVREN);
1380
1381 /* stop PLL */
1382 clrbits_le32(pllxcr, RCC_PLLNCR_PLLON);
1383
1384 /* wait PLL stopped */
1385 return readl_poll_timeout(pllxcr, val, (val & RCC_PLLNCR_PLLRDY) == 0,
1386 TIMEOUT_200MS);
1387}
1388
1389static void pll_config_output(struct stm32mp1_clk_priv *priv,
1390 int pll_id, u32 *pllcfg)
1391{
1392 const struct stm32mp1_clk_pll *pll = priv->data->pll;
1393 fdt_addr_t rcc = priv->base;
1394 u32 value;
1395
1396 value = (pllcfg[PLLCFG_P] << RCC_PLLNCFGR2_DIVP_SHIFT)
1397 & RCC_PLLNCFGR2_DIVP_MASK;
1398 value |= (pllcfg[PLLCFG_Q] << RCC_PLLNCFGR2_DIVQ_SHIFT)
1399 & RCC_PLLNCFGR2_DIVQ_MASK;
1400 value |= (pllcfg[PLLCFG_R] << RCC_PLLNCFGR2_DIVR_SHIFT)
1401 & RCC_PLLNCFGR2_DIVR_MASK;
1402 writel(value, rcc + pll[pll_id].pllxcfgr2);
1403}
1404
1405static int pll_config(struct stm32mp1_clk_priv *priv, int pll_id,
1406 u32 *pllcfg, u32 fracv)
1407{
1408 const struct stm32mp1_clk_pll *pll = priv->data->pll;
1409 fdt_addr_t rcc = priv->base;
1410 enum stm32mp1_plltype type = pll[pll_id].plltype;
1411 int src;
1412 ulong refclk;
1413 u8 ifrge = 0;
1414 u32 value;
1415
1416 src = readl(priv->base + pll[pll_id].rckxselr) & RCC_SELR_SRC_MASK;
1417
1418 refclk = stm32mp1_clk_get_fixed(priv, pll[pll_id].refclk[src]) /
1419 (pllcfg[PLLCFG_M] + 1);
1420
1421 if (refclk < (stm32mp1_pll[type].refclk_min * 1000000) ||
1422 refclk > (stm32mp1_pll[type].refclk_max * 1000000)) {
1423 debug("invalid refclk = %x\n", (u32)refclk);
1424 return -EINVAL;
1425 }
1426 if (type == PLL_800 && refclk >= 8000000)
1427 ifrge = 1;
1428
1429 value = (pllcfg[PLLCFG_N] << RCC_PLLNCFGR1_DIVN_SHIFT)
1430 & RCC_PLLNCFGR1_DIVN_MASK;
1431 value |= (pllcfg[PLLCFG_M] << RCC_PLLNCFGR1_DIVM_SHIFT)
1432 & RCC_PLLNCFGR1_DIVM_MASK;
1433 value |= (ifrge << RCC_PLLNCFGR1_IFRGE_SHIFT)
1434 & RCC_PLLNCFGR1_IFRGE_MASK;
1435 writel(value, rcc + pll[pll_id].pllxcfgr1);
1436
1437 /* fractional configuration: load sigma-delta modulator (SDM) */
1438
1439 /* Write into FRACV the new fractional value , and FRACLE to 0 */
1440 writel(fracv << RCC_PLLNFRACR_FRACV_SHIFT,
1441 rcc + pll[pll_id].pllxfracr);
1442
1443 /* Write FRACLE to 1 : FRACV value is loaded into the SDM */
1444 setbits_le32(rcc + pll[pll_id].pllxfracr,
1445 RCC_PLLNFRACR_FRACLE);
1446
1447 pll_config_output(priv, pll_id, pllcfg);
1448
1449 return 0;
1450}
1451
1452static void pll_csg(struct stm32mp1_clk_priv *priv, int pll_id, u32 *csg)
1453{
1454 const struct stm32mp1_clk_pll *pll = priv->data->pll;
1455 u32 pllxcsg;
1456
1457 pllxcsg = ((csg[PLLCSG_MOD_PER] << RCC_PLLNCSGR_MOD_PER_SHIFT) &
1458 RCC_PLLNCSGR_MOD_PER_MASK) |
1459 ((csg[PLLCSG_INC_STEP] << RCC_PLLNCSGR_INC_STEP_SHIFT) &
1460 RCC_PLLNCSGR_INC_STEP_MASK) |
1461 ((csg[PLLCSG_SSCG_MODE] << RCC_PLLNCSGR_SSCG_MODE_SHIFT) &
1462 RCC_PLLNCSGR_SSCG_MODE_MASK);
1463
1464 writel(pllxcsg, priv->base + pll[pll_id].pllxcsgr);
Patrick Delaunaybbd108a2019-01-30 13:07:06 +01001465
1466 setbits_le32(priv->base + pll[pll_id].pllxcr, RCC_PLLNCR_SSCG_CTRL);
Patrick Delaunay266fa4d2018-03-12 10:46:16 +01001467}
1468
Patrick Delaunayc3e828b2019-04-18 17:32:48 +02001469static __maybe_unused int pll_set_rate(struct udevice *dev,
1470 int pll_id,
1471 int div_id,
1472 unsigned long clk_rate)
1473{
1474 struct stm32mp1_clk_priv *priv = dev_get_priv(dev);
1475 unsigned int pllcfg[PLLCFG_NB];
1476 ofnode plloff;
1477 char name[12];
1478 const struct stm32mp1_clk_pll *pll = priv->data->pll;
1479 enum stm32mp1_plltype type = pll[pll_id].plltype;
1480 int divm, divn, divy;
1481 int ret;
1482 ulong fck_ref;
1483 u32 fracv;
1484 u64 value;
1485
1486 if (div_id > _DIV_NB)
1487 return -EINVAL;
1488
1489 sprintf(name, "st,pll@%d", pll_id);
1490 plloff = dev_read_subnode(dev, name);
1491 if (!ofnode_valid(plloff))
1492 return -FDT_ERR_NOTFOUND;
1493
1494 ret = ofnode_read_u32_array(plloff, "cfg",
1495 pllcfg, PLLCFG_NB);
1496 if (ret < 0)
1497 return -FDT_ERR_NOTFOUND;
1498
1499 fck_ref = pll_get_fref_ck(priv, pll_id);
1500
1501 divm = pllcfg[PLLCFG_M];
1502 /* select output divider = 0: for _DIV_P, 1:_DIV_Q 2:_DIV_R */
1503 divy = pllcfg[PLLCFG_P + div_id];
1504
1505 /* For: PLL1 & PLL2 => VCO is * 2 but ck_pll_y is also / 2
1506 * So same final result than PLL2 et 4
1507 * with FRACV
1508 * Fck_pll_y = Fck_ref * ((DIVN + 1) + FRACV / 2^13)
1509 * / (DIVy + 1) * (DIVM + 1)
1510 * value = (DIVN + 1) * 2^13 + FRACV / 2^13
1511 * = Fck_pll_y (DIVy + 1) * (DIVM + 1) * 2^13 / Fck_ref
1512 */
1513 value = ((u64)clk_rate * (divy + 1) * (divm + 1)) << 13;
1514 value = lldiv(value, fck_ref);
1515
1516 divn = (value >> 13) - 1;
1517 if (divn < DIVN_MIN ||
1518 divn > stm32mp1_pll[type].divn_max) {
1519 pr_err("divn invalid = %d", divn);
1520 return -EINVAL;
1521 }
1522 fracv = value - ((divn + 1) << 13);
1523 pllcfg[PLLCFG_N] = divn;
1524
1525 /* reconfigure PLL */
1526 pll_stop(priv, pll_id);
1527 pll_config(priv, pll_id, pllcfg, fracv);
1528 pll_start(priv, pll_id);
1529 pll_output(priv, pll_id, pllcfg[PLLCFG_O]);
1530
1531 return 0;
1532}
1533
Patrick Delaunay266fa4d2018-03-12 10:46:16 +01001534static int set_clksrc(struct stm32mp1_clk_priv *priv, unsigned int clksrc)
1535{
1536 u32 address = priv->base + (clksrc >> 4);
1537 u32 val;
1538 int ret;
1539
1540 clrsetbits_le32(address, RCC_SELR_SRC_MASK, clksrc & RCC_SELR_SRC_MASK);
1541 ret = readl_poll_timeout(address, val, val & RCC_SELR_SRCRDY,
1542 TIMEOUT_200MS);
1543 if (ret)
1544 pr_err("CLKSRC %x start failed @ 0x%x: 0x%x\n",
1545 clksrc, address, readl(address));
1546
1547 return ret;
1548}
1549
Patrick Delaunay938e0e32018-03-20 11:41:25 +01001550static void stgen_config(struct stm32mp1_clk_priv *priv)
1551{
1552 int p;
1553 u32 stgenc, cntfid0;
1554 ulong rate;
1555
Patrick Delaunaydfda7d42019-07-05 17:20:11 +02001556 stgenc = STM32_STGEN_BASE;
Patrick Delaunay938e0e32018-03-20 11:41:25 +01001557 cntfid0 = readl(stgenc + STGENC_CNTFID0);
1558 p = stm32mp1_clk_get_parent(priv, STGEN_K);
1559 rate = stm32mp1_clk_get(priv, p);
1560
1561 if (cntfid0 != rate) {
Patrick Delaunayf3a23c22019-01-30 13:07:03 +01001562 u64 counter;
1563
Patrick Delaunay938e0e32018-03-20 11:41:25 +01001564 pr_debug("System Generic Counter (STGEN) update\n");
1565 clrbits_le32(stgenc + STGENC_CNTCR, STGENC_CNTCR_EN);
Patrick Delaunayf3a23c22019-01-30 13:07:03 +01001566 counter = (u64)readl(stgenc + STGENC_CNTCVL);
1567 counter |= ((u64)(readl(stgenc + STGENC_CNTCVU))) << 32;
1568 counter = lldiv(counter * (u64)rate, cntfid0);
1569 writel((u32)counter, stgenc + STGENC_CNTCVL);
1570 writel((u32)(counter >> 32), stgenc + STGENC_CNTCVU);
Patrick Delaunay938e0e32018-03-20 11:41:25 +01001571 writel(rate, stgenc + STGENC_CNTFID0);
1572 setbits_le32(stgenc + STGENC_CNTCR, STGENC_CNTCR_EN);
1573
1574 __asm__ volatile("mcr p15, 0, %0, c14, c0, 0" : : "r" (rate));
1575
1576 /* need to update gd->arch.timer_rate_hz with new frequency */
1577 timer_init();
Patrick Delaunay938e0e32018-03-20 11:41:25 +01001578 }
1579}
1580
Patrick Delaunay266fa4d2018-03-12 10:46:16 +01001581static int set_clkdiv(unsigned int clkdiv, u32 address)
1582{
1583 u32 val;
1584 int ret;
1585
1586 clrsetbits_le32(address, RCC_DIVR_DIV_MASK, clkdiv & RCC_DIVR_DIV_MASK);
1587 ret = readl_poll_timeout(address, val, val & RCC_DIVR_DIVRDY,
1588 TIMEOUT_200MS);
1589 if (ret)
1590 pr_err("CLKDIV %x start failed @ 0x%x: 0x%x\n",
1591 clkdiv, address, readl(address));
1592
1593 return ret;
1594}
1595
1596static void stm32mp1_mco_csg(struct stm32mp1_clk_priv *priv,
1597 u32 clksrc, u32 clkdiv)
1598{
1599 u32 address = priv->base + (clksrc >> 4);
1600
1601 /*
1602 * binding clksrc : bit15-4 offset
1603 * bit3: disable
1604 * bit2-0: MCOSEL[2:0]
1605 */
1606 if (clksrc & 0x8) {
1607 clrbits_le32(address, RCC_MCOCFG_MCOON);
1608 } else {
1609 clrsetbits_le32(address,
1610 RCC_MCOCFG_MCOSRC_MASK,
1611 clksrc & RCC_MCOCFG_MCOSRC_MASK);
1612 clrsetbits_le32(address,
1613 RCC_MCOCFG_MCODIV_MASK,
1614 clkdiv << RCC_MCOCFG_MCODIV_SHIFT);
1615 setbits_le32(address, RCC_MCOCFG_MCOON);
1616 }
1617}
1618
1619static void set_rtcsrc(struct stm32mp1_clk_priv *priv,
1620 unsigned int clksrc,
1621 int lse_css)
1622{
1623 u32 address = priv->base + RCC_BDCR;
1624
1625 if (readl(address) & RCC_BDCR_RTCCKEN)
1626 goto skip_rtc;
1627
1628 if (clksrc == CLK_RTC_DISABLED)
1629 goto skip_rtc;
1630
1631 clrsetbits_le32(address,
1632 RCC_BDCR_RTCSRC_MASK,
1633 clksrc << RCC_BDCR_RTCSRC_SHIFT);
1634
1635 setbits_le32(address, RCC_BDCR_RTCCKEN);
1636
1637skip_rtc:
1638 if (lse_css)
1639 setbits_le32(address, RCC_BDCR_LSECSSON);
1640}
1641
1642static void pkcs_config(struct stm32mp1_clk_priv *priv, u32 pkcs)
1643{
1644 u32 address = priv->base + ((pkcs >> 4) & 0xFFF);
1645 u32 value = pkcs & 0xF;
1646 u32 mask = 0xF;
1647
1648 if (pkcs & BIT(31)) {
1649 mask <<= 4;
1650 value <<= 4;
1651 }
1652 clrsetbits_le32(address, mask, value);
1653}
1654
1655static int stm32mp1_clktree(struct udevice *dev)
1656{
1657 struct stm32mp1_clk_priv *priv = dev_get_priv(dev);
1658 fdt_addr_t rcc = priv->base;
1659 unsigned int clksrc[CLKSRC_NB];
1660 unsigned int clkdiv[CLKDIV_NB];
1661 unsigned int pllcfg[_PLL_NB][PLLCFG_NB];
1662 ofnode plloff[_PLL_NB];
Patrick Delaunayeb49dce2020-01-28 10:44:15 +01001663 int ret, len;
1664 uint i;
Patrick Delaunay266fa4d2018-03-12 10:46:16 +01001665 int lse_css = 0;
1666 const u32 *pkcs_cell;
1667
1668 /* check mandatory field */
1669 ret = dev_read_u32_array(dev, "st,clksrc", clksrc, CLKSRC_NB);
1670 if (ret < 0) {
1671 debug("field st,clksrc invalid: error %d\n", ret);
1672 return -FDT_ERR_NOTFOUND;
1673 }
1674
1675 ret = dev_read_u32_array(dev, "st,clkdiv", clkdiv, CLKDIV_NB);
1676 if (ret < 0) {
1677 debug("field st,clkdiv invalid: error %d\n", ret);
1678 return -FDT_ERR_NOTFOUND;
1679 }
1680
1681 /* check mandatory field in each pll */
1682 for (i = 0; i < _PLL_NB; i++) {
1683 char name[12];
1684
1685 sprintf(name, "st,pll@%d", i);
1686 plloff[i] = dev_read_subnode(dev, name);
1687 if (!ofnode_valid(plloff[i]))
1688 continue;
1689 ret = ofnode_read_u32_array(plloff[i], "cfg",
1690 pllcfg[i], PLLCFG_NB);
1691 if (ret < 0) {
1692 debug("field cfg invalid: error %d\n", ret);
1693 return -FDT_ERR_NOTFOUND;
1694 }
1695 }
1696
1697 debug("configuration MCO\n");
1698 stm32mp1_mco_csg(priv, clksrc[CLKSRC_MCO1], clkdiv[CLKDIV_MCO1]);
1699 stm32mp1_mco_csg(priv, clksrc[CLKSRC_MCO2], clkdiv[CLKDIV_MCO2]);
1700
1701 debug("switch ON osillator\n");
1702 /*
1703 * switch ON oscillator found in device-tree,
1704 * HSI already ON after bootrom
1705 */
1706 if (priv->osc[_LSI])
1707 stm32mp1_lsi_set(rcc, 1);
1708
1709 if (priv->osc[_LSE]) {
Patrick Delaunayeb49dce2020-01-28 10:44:15 +01001710 int bypass, digbyp;
1711 u32 lsedrv;
Patrick Delaunay266fa4d2018-03-12 10:46:16 +01001712 struct udevice *dev = priv->osc_dev[_LSE];
1713
1714 bypass = dev_read_bool(dev, "st,bypass");
Patrick Delaunayd2194152018-07-16 10:41:46 +02001715 digbyp = dev_read_bool(dev, "st,digbypass");
Patrick Delaunay266fa4d2018-03-12 10:46:16 +01001716 lse_css = dev_read_bool(dev, "st,css");
1717 lsedrv = dev_read_u32_default(dev, "st,drive",
1718 LSEDRV_MEDIUM_HIGH);
1719
Patrick Delaunayd2194152018-07-16 10:41:46 +02001720 stm32mp1_lse_enable(rcc, bypass, digbyp, lsedrv);
Patrick Delaunay266fa4d2018-03-12 10:46:16 +01001721 }
1722
1723 if (priv->osc[_HSE]) {
Patrick Delaunayd2194152018-07-16 10:41:46 +02001724 int bypass, digbyp, css;
Patrick Delaunay266fa4d2018-03-12 10:46:16 +01001725 struct udevice *dev = priv->osc_dev[_HSE];
1726
1727 bypass = dev_read_bool(dev, "st,bypass");
Patrick Delaunayd2194152018-07-16 10:41:46 +02001728 digbyp = dev_read_bool(dev, "st,digbypass");
Patrick Delaunay266fa4d2018-03-12 10:46:16 +01001729 css = dev_read_bool(dev, "st,css");
1730
Patrick Delaunayd2194152018-07-16 10:41:46 +02001731 stm32mp1_hse_enable(rcc, bypass, digbyp, css);
Patrick Delaunay266fa4d2018-03-12 10:46:16 +01001732 }
1733 /* CSI is mandatory for automatic I/O compensation (SYSCFG_CMPCR)
1734 * => switch on CSI even if node is not present in device tree
1735 */
1736 stm32mp1_csi_set(rcc, 1);
1737
1738 /* come back to HSI */
1739 debug("come back to HSI\n");
1740 set_clksrc(priv, CLK_MPU_HSI);
1741 set_clksrc(priv, CLK_AXI_HSI);
1742 set_clksrc(priv, CLK_MCU_HSI);
1743
1744 debug("pll stop\n");
1745 for (i = 0; i < _PLL_NB; i++)
1746 pll_stop(priv, i);
1747
1748 /* configure HSIDIV */
1749 debug("configure HSIDIV\n");
Patrick Delaunay938e0e32018-03-20 11:41:25 +01001750 if (priv->osc[_HSI]) {
Patrick Delaunay266fa4d2018-03-12 10:46:16 +01001751 stm32mp1_hsidiv(rcc, priv->osc[_HSI]);
Patrick Delaunay938e0e32018-03-20 11:41:25 +01001752 stgen_config(priv);
1753 }
Patrick Delaunay266fa4d2018-03-12 10:46:16 +01001754
1755 /* select DIV */
1756 debug("select DIV\n");
1757 /* no ready bit when MPUSRC != CLK_MPU_PLL1P_DIV, MPUDIV is disabled */
1758 writel(clkdiv[CLKDIV_MPU] & RCC_DIVR_DIV_MASK, rcc + RCC_MPCKDIVR);
1759 set_clkdiv(clkdiv[CLKDIV_AXI], rcc + RCC_AXIDIVR);
1760 set_clkdiv(clkdiv[CLKDIV_APB4], rcc + RCC_APB4DIVR);
1761 set_clkdiv(clkdiv[CLKDIV_APB5], rcc + RCC_APB5DIVR);
1762 set_clkdiv(clkdiv[CLKDIV_MCU], rcc + RCC_MCUDIVR);
1763 set_clkdiv(clkdiv[CLKDIV_APB1], rcc + RCC_APB1DIVR);
1764 set_clkdiv(clkdiv[CLKDIV_APB2], rcc + RCC_APB2DIVR);
1765 set_clkdiv(clkdiv[CLKDIV_APB3], rcc + RCC_APB3DIVR);
1766
1767 /* no ready bit for RTC */
1768 writel(clkdiv[CLKDIV_RTC] & RCC_DIVR_DIV_MASK, rcc + RCC_RTCDIVR);
1769
1770 /* configure PLLs source */
1771 debug("configure PLLs source\n");
1772 set_clksrc(priv, clksrc[CLKSRC_PLL12]);
1773 set_clksrc(priv, clksrc[CLKSRC_PLL3]);
1774 set_clksrc(priv, clksrc[CLKSRC_PLL4]);
1775
1776 /* configure and start PLLs */
1777 debug("configure PLLs\n");
1778 for (i = 0; i < _PLL_NB; i++) {
1779 u32 fracv;
1780 u32 csg[PLLCSG_NB];
1781
1782 debug("configure PLL %d @ %d\n", i,
1783 ofnode_to_offset(plloff[i]));
1784 if (!ofnode_valid(plloff[i]))
1785 continue;
1786
1787 fracv = ofnode_read_u32_default(plloff[i], "frac", 0);
1788 pll_config(priv, i, pllcfg[i], fracv);
1789 ret = ofnode_read_u32_array(plloff[i], "csg", csg, PLLCSG_NB);
1790 if (!ret) {
1791 pll_csg(priv, i, csg);
1792 } else if (ret != -FDT_ERR_NOTFOUND) {
1793 debug("invalid csg node for pll@%d res=%d\n", i, ret);
1794 return ret;
1795 }
1796 pll_start(priv, i);
1797 }
1798
1799 /* wait and start PLLs ouptut when ready */
1800 for (i = 0; i < _PLL_NB; i++) {
1801 if (!ofnode_valid(plloff[i]))
1802 continue;
1803 debug("output PLL %d\n", i);
1804 pll_output(priv, i, pllcfg[i][PLLCFG_O]);
1805 }
1806
1807 /* wait LSE ready before to use it */
1808 if (priv->osc[_LSE])
1809 stm32mp1_lse_wait(rcc);
1810
1811 /* configure with expected clock source */
1812 debug("CLKSRC\n");
1813 set_clksrc(priv, clksrc[CLKSRC_MPU]);
1814 set_clksrc(priv, clksrc[CLKSRC_AXI]);
1815 set_clksrc(priv, clksrc[CLKSRC_MCU]);
1816 set_rtcsrc(priv, clksrc[CLKSRC_RTC], lse_css);
1817
1818 /* configure PKCK */
1819 debug("PKCK\n");
1820 pkcs_cell = dev_read_prop(dev, "st,pkcs", &len);
1821 if (pkcs_cell) {
1822 bool ckper_disabled = false;
1823
1824 for (i = 0; i < len / sizeof(u32); i++) {
1825 u32 pkcs = (u32)fdt32_to_cpu(pkcs_cell[i]);
1826
1827 if (pkcs == CLK_CKPER_DISABLED) {
1828 ckper_disabled = true;
1829 continue;
1830 }
1831 pkcs_config(priv, pkcs);
1832 }
1833 /* CKPER is source for some peripheral clock
1834 * (FMC-NAND / QPSI-NOR) and switching source is allowed
1835 * only if previous clock is still ON
1836 * => deactivated CKPER only after switching clock
1837 */
1838 if (ckper_disabled)
1839 pkcs_config(priv, CLK_CKPER_DISABLED);
1840 }
1841
Patrick Delaunay938e0e32018-03-20 11:41:25 +01001842 /* STGEN clock source can change with CLK_STGEN_XXX */
1843 stgen_config(priv);
1844
Patrick Delaunay266fa4d2018-03-12 10:46:16 +01001845 debug("oscillator off\n");
1846 /* switch OFF HSI if not found in device-tree */
1847 if (!priv->osc[_HSI])
1848 stm32mp1_hsi_set(rcc, 0);
1849
1850 /* Software Self-Refresh mode (SSR) during DDR initilialization */
1851 clrsetbits_le32(priv->base + RCC_DDRITFCR,
1852 RCC_DDRITFCR_DDRCKMOD_MASK,
1853 RCC_DDRITFCR_DDRCKMOD_SSR <<
1854 RCC_DDRITFCR_DDRCKMOD_SHIFT);
1855
1856 return 0;
1857}
1858#endif /* STM32MP1_CLOCK_TREE_INIT */
1859
Patrick Delaunay88fa34d2018-07-16 10:41:43 +02001860static int pll_set_output_rate(struct udevice *dev,
1861 int pll_id,
1862 int div_id,
1863 unsigned long clk_rate)
1864{
1865 struct stm32mp1_clk_priv *priv = dev_get_priv(dev);
1866 const struct stm32mp1_clk_pll *pll = priv->data->pll;
1867 u32 pllxcr = priv->base + pll[pll_id].pllxcr;
1868 int div;
1869 ulong fvco;
1870
1871 if (div_id > _DIV_NB)
1872 return -EINVAL;
1873
1874 fvco = pll_get_fvco(priv, pll_id);
1875
1876 if (fvco <= clk_rate)
1877 div = 1;
1878 else
1879 div = DIV_ROUND_UP(fvco, clk_rate);
1880
1881 if (div > 128)
1882 div = 128;
1883
Patrick Delaunay88fa34d2018-07-16 10:41:43 +02001884 /* stop the requested output */
1885 clrbits_le32(pllxcr, 0x1 << div_id << RCC_PLLNCR_DIVEN_SHIFT);
1886 /* change divider */
1887 clrsetbits_le32(priv->base + pll[pll_id].pllxcfgr2,
1888 RCC_PLLNCFGR2_DIVX_MASK << RCC_PLLNCFGR2_SHIFT(div_id),
1889 (div - 1) << RCC_PLLNCFGR2_SHIFT(div_id));
1890 /* start the requested output */
1891 setbits_le32(pllxcr, 0x1 << div_id << RCC_PLLNCR_DIVEN_SHIFT);
1892
1893 return 0;
1894}
1895
1896static ulong stm32mp1_clk_set_rate(struct clk *clk, unsigned long clk_rate)
1897{
1898 struct stm32mp1_clk_priv *priv = dev_get_priv(clk->dev);
1899 int p;
1900
1901 switch (clk->id) {
Patrick Delaunayc3e828b2019-04-18 17:32:48 +02001902#if defined(STM32MP1_CLOCK_TREE_INIT) && \
1903 defined(CONFIG_STM32MP1_DDR_INTERACTIVE)
1904 case DDRPHYC:
1905 break;
1906#endif
Patrick Delaunay88fa34d2018-07-16 10:41:43 +02001907 case LTDC_PX:
1908 case DSI_PX:
1909 break;
1910 default:
1911 pr_err("not supported");
1912 return -EINVAL;
1913 }
1914
1915 p = stm32mp1_clk_get_parent(priv, clk->id);
Patrick Delaunay7879a7d2019-07-30 19:16:54 +02001916#ifdef DEBUG
1917 debug("%s: parent = %d:%s\n", __func__, p, stm32mp1_clk_parent_name[p]);
1918#endif
Patrick Delaunay88fa34d2018-07-16 10:41:43 +02001919 if (p < 0)
1920 return -EINVAL;
1921
1922 switch (p) {
Patrick Delaunayc3e828b2019-04-18 17:32:48 +02001923#if defined(STM32MP1_CLOCK_TREE_INIT) && \
1924 defined(CONFIG_STM32MP1_DDR_INTERACTIVE)
1925 case _PLL2_R: /* DDRPHYC */
1926 {
1927 /* only for change DDR clock in interactive mode */
1928 ulong result;
1929
1930 set_clksrc(priv, CLK_AXI_HSI);
1931 result = pll_set_rate(clk->dev, _PLL2, _DIV_R, clk_rate);
1932 set_clksrc(priv, CLK_AXI_PLL2P);
1933 return result;
1934 }
1935#endif
Patrick Delaunay7879a7d2019-07-30 19:16:54 +02001936
Patrick Delaunay88fa34d2018-07-16 10:41:43 +02001937 case _PLL4_Q:
1938 /* for LTDC_PX and DSI_PX case */
1939 return pll_set_output_rate(clk->dev, _PLL4, _DIV_Q, clk_rate);
1940 }
1941
1942 return -EINVAL;
1943}
1944
Patrick Delaunaya6151912018-03-12 10:46:15 +01001945static void stm32mp1_osc_clk_init(const char *name,
1946 struct stm32mp1_clk_priv *priv,
1947 int index)
1948{
1949 struct clk clk;
1950 struct udevice *dev = NULL;
1951
1952 priv->osc[index] = 0;
1953 clk.id = 0;
1954 if (!uclass_get_device_by_name(UCLASS_CLK, name, &dev)) {
1955 if (clk_request(dev, &clk))
1956 pr_err("%s request", name);
1957 else
1958 priv->osc[index] = clk_get_rate(&clk);
1959 }
1960 priv->osc_dev[index] = dev;
1961}
1962
1963static void stm32mp1_osc_init(struct udevice *dev)
1964{
1965 struct stm32mp1_clk_priv *priv = dev_get_priv(dev);
1966 int i;
1967 const char *name[NB_OSC] = {
1968 [_LSI] = "clk-lsi",
1969 [_LSE] = "clk-lse",
1970 [_HSI] = "clk-hsi",
1971 [_HSE] = "clk-hse",
1972 [_CSI] = "clk-csi",
1973 [_I2S_CKIN] = "i2s_ckin",
Patrick Delaunay86617dd2019-01-30 13:07:00 +01001974 };
Patrick Delaunaya6151912018-03-12 10:46:15 +01001975
1976 for (i = 0; i < NB_OSC; i++) {
1977 stm32mp1_osc_clk_init(name[i], priv, i);
1978 debug("%d: %s => %x\n", i, name[i], (u32)priv->osc[i]);
1979 }
1980}
1981
Patrick Delaunay8d6310a2019-01-30 13:07:04 +01001982static void __maybe_unused stm32mp1_clk_dump(struct stm32mp1_clk_priv *priv)
1983{
1984 char buf[32];
1985 int i, s, p;
1986
1987 printf("Clocks:\n");
1988 for (i = 0; i < _PARENT_NB; i++) {
1989 printf("- %s : %s MHz\n",
1990 stm32mp1_clk_parent_name[i],
1991 strmhz(buf, stm32mp1_clk_get(priv, i)));
1992 }
1993 printf("Source Clocks:\n");
1994 for (i = 0; i < _PARENT_SEL_NB; i++) {
1995 p = (readl(priv->base + priv->data->sel[i].offset) >>
1996 priv->data->sel[i].src) & priv->data->sel[i].msk;
1997 if (p < priv->data->sel[i].nb_parent) {
1998 s = priv->data->sel[i].parent[p];
1999 printf("- %s(%d) => parent %s(%d)\n",
2000 stm32mp1_clk_parent_sel_name[i], i,
2001 stm32mp1_clk_parent_name[s], s);
2002 } else {
2003 printf("- %s(%d) => parent index %d is invalid\n",
2004 stm32mp1_clk_parent_sel_name[i], i, p);
2005 }
2006 }
2007}
2008
2009#ifdef CONFIG_CMD_CLK
2010int soc_clk_dump(void)
2011{
2012 struct udevice *dev;
2013 struct stm32mp1_clk_priv *priv;
2014 int ret;
2015
2016 ret = uclass_get_device_by_driver(UCLASS_CLK,
2017 DM_GET_DRIVER(stm32mp1_clock),
2018 &dev);
2019 if (ret)
2020 return ret;
2021
2022 priv = dev_get_priv(dev);
2023
2024 stm32mp1_clk_dump(priv);
2025
2026 return 0;
2027}
2028#endif
2029
Patrick Delaunaya6151912018-03-12 10:46:15 +01002030static int stm32mp1_clk_probe(struct udevice *dev)
2031{
2032 int result = 0;
2033 struct stm32mp1_clk_priv *priv = dev_get_priv(dev);
2034
2035 priv->base = dev_read_addr(dev->parent);
2036 if (priv->base == FDT_ADDR_T_NONE)
2037 return -EINVAL;
2038
2039 priv->data = (void *)&stm32mp1_data;
2040
2041 if (!priv->data->gate || !priv->data->sel ||
2042 !priv->data->pll)
2043 return -EINVAL;
2044
2045 stm32mp1_osc_init(dev);
2046
Patrick Delaunay266fa4d2018-03-12 10:46:16 +01002047#ifdef STM32MP1_CLOCK_TREE_INIT
2048 /* clock tree init is done only one time, before relocation */
2049 if (!(gd->flags & GD_FLG_RELOC))
2050 result = stm32mp1_clktree(dev);
2051#endif
2052
Patrick Delaunay8d6310a2019-01-30 13:07:04 +01002053#ifndef CONFIG_SPL_BUILD
2054#if defined(DEBUG)
2055 /* display debug information for probe after relocation */
2056 if (gd->flags & GD_FLG_RELOC)
2057 stm32mp1_clk_dump(priv);
2058#endif
2059
Patrick Delaunay4de076e2019-07-30 19:16:55 +02002060 gd->cpu_clk = stm32mp1_clk_get(priv, _CK_MPU);
2061 gd->bus_clk = stm32mp1_clk_get(priv, _ACLK);
2062 /* DDRPHYC father */
2063 gd->mem_clk = stm32mp1_clk_get(priv, _PLL2_R);
Patrick Delaunay8d6310a2019-01-30 13:07:04 +01002064#if defined(CONFIG_DISPLAY_CPUINFO)
2065 if (gd->flags & GD_FLG_RELOC) {
2066 char buf[32];
2067
2068 printf("Clocks:\n");
Patrick Delaunay4de076e2019-07-30 19:16:55 +02002069 printf("- MPU : %s MHz\n", strmhz(buf, gd->cpu_clk));
Patrick Delaunay8d6310a2019-01-30 13:07:04 +01002070 printf("- MCU : %s MHz\n",
2071 strmhz(buf, stm32mp1_clk_get(priv, _CK_MCU)));
Patrick Delaunay4de076e2019-07-30 19:16:55 +02002072 printf("- AXI : %s MHz\n", strmhz(buf, gd->bus_clk));
Patrick Delaunay8d6310a2019-01-30 13:07:04 +01002073 printf("- PER : %s MHz\n",
2074 strmhz(buf, stm32mp1_clk_get(priv, _CK_PER)));
Patrick Delaunay4de076e2019-07-30 19:16:55 +02002075 printf("- DDR : %s MHz\n", strmhz(buf, gd->mem_clk));
Patrick Delaunay8d6310a2019-01-30 13:07:04 +01002076 }
2077#endif /* CONFIG_DISPLAY_CPUINFO */
2078#endif
2079
Patrick Delaunaya6151912018-03-12 10:46:15 +01002080 return result;
2081}
2082
2083static const struct clk_ops stm32mp1_clk_ops = {
2084 .enable = stm32mp1_clk_enable,
2085 .disable = stm32mp1_clk_disable,
2086 .get_rate = stm32mp1_clk_get_rate,
Patrick Delaunay88fa34d2018-07-16 10:41:43 +02002087 .set_rate = stm32mp1_clk_set_rate,
Patrick Delaunaya6151912018-03-12 10:46:15 +01002088};
2089
Patrick Delaunaya6151912018-03-12 10:46:15 +01002090U_BOOT_DRIVER(stm32mp1_clock) = {
2091 .name = "stm32mp1_clk",
2092 .id = UCLASS_CLK,
Patrick Delaunaya6151912018-03-12 10:46:15 +01002093 .ops = &stm32mp1_clk_ops,
2094 .priv_auto_alloc_size = sizeof(struct stm32mp1_clk_priv),
2095 .probe = stm32mp1_clk_probe,
2096};