blob: 6d464cd0a4e876cde65fc3f56e03ab29b02e93c5 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00002/*
3 * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de.
4 *
5 * This driver for AMD PCnet network controllers is derived from the
6 * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer.
wdenkc6097192002-11-03 00:24:07 +00007 */
8
9#include <common.h>
Simon Glass1eb69ae2019-11-14 12:57:39 -070010#include <cpu_func.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060011#include <log.h>
wdenkc6097192002-11-03 00:24:07 +000012#include <malloc.h>
Marek Vasut1c38c362020-05-17 16:16:45 +020013#include <memalign.h>
wdenkc6097192002-11-03 00:24:07 +000014#include <net.h>
Ben Warrene3090532008-08-31 10:08:43 -070015#include <netdev.h>
Simon Glass90526e92020-05-10 11:39:56 -060016#include <asm/cache.h>
wdenkc6097192002-11-03 00:24:07 +000017#include <asm/io.h>
18#include <pci.h>
Simon Glassc05ed002020-05-10 11:40:11 -060019#include <linux/delay.h>
wdenkc6097192002-11-03 00:24:07 +000020
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020021#define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */
wdenkc6097192002-11-03 00:24:07 +000022
Wolfgang Denk138b6082011-11-05 05:12:58 +000023#define PCNET_DEBUG1(fmt,args...) \
24 debug_cond(PCNET_DEBUG_LEVEL > 0, fmt ,##args)
25#define PCNET_DEBUG2(fmt,args...) \
26 debug_cond(PCNET_DEBUG_LEVEL > 1, fmt ,##args)
wdenkc6097192002-11-03 00:24:07 +000027
wdenkc6097192002-11-03 00:24:07 +000028/*
29 * Set the number of Tx and Rx buffers, using Log_2(# buffers).
30 * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
31 * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
32 */
33#define PCNET_LOG_TX_BUFFERS 0
34#define PCNET_LOG_RX_BUFFERS 2
35
36#define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS))
37#define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12)
38
39#define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS))
40#define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4)
41
42#define PKT_BUF_SZ 1544
43
44/* The PCNET Rx and Tx ring descriptors. */
45struct pcnet_rx_head {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020046 u32 base;
47 s16 buf_length;
48 s16 status;
49 u32 msg_length;
50 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000051};
52
53struct pcnet_tx_head {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020054 u32 base;
55 s16 length;
56 s16 status;
57 u32 misc;
58 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000059};
60
61/* The PCNET 32-Bit initialization block, described in databook. */
62struct pcnet_init_block {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020063 u16 mode;
64 u16 tlen_rlen;
65 u8 phys_addr[6];
66 u16 reserved;
67 u32 filter[2];
68 /* Receive and transmit ring base, along with extra bits. */
69 u32 rx_ring;
70 u32 tx_ring;
71 u32 reserved2;
wdenkc6097192002-11-03 00:24:07 +000072};
73
Paul Burtonf1ae3822014-04-07 16:41:46 +010074struct pcnet_uncached_priv {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020075 struct pcnet_rx_head rx_ring[RX_RING_SIZE];
76 struct pcnet_tx_head tx_ring[TX_RING_SIZE];
77 struct pcnet_init_block init_block;
Marek Vasut1c38c362020-05-17 16:16:45 +020078} __aligned(ARCH_DMA_MINALIGN);
Paul Burtonf1ae3822014-04-07 16:41:46 +010079
Marek Vasut97d5c142020-05-17 15:10:41 +020080struct pcnet_priv {
Marek Vasut1c38c362020-05-17 16:16:45 +020081 struct pcnet_uncached_priv ucp;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020082 /* Receive Buffer space */
Marek Vasut1c38c362020-05-17 16:16:45 +020083 unsigned char rx_buf[RX_RING_SIZE][PKT_BUF_SZ + 4];
84 struct pcnet_uncached_priv *uc;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020085 int cur_rx;
86 int cur_tx;
Marek Vasut97d5c142020-05-17 15:10:41 +020087};
wdenkc6097192002-11-03 00:24:07 +000088
Marek Vasut97d5c142020-05-17 15:10:41 +020089static struct pcnet_priv *lp;
wdenkc6097192002-11-03 00:24:07 +000090
91/* Offsets from base I/O address for WIO mode */
92#define PCNET_RDP 0x10
93#define PCNET_RAP 0x12
94#define PCNET_RESET 0x14
95#define PCNET_BDP 0x16
96
Paul Burton6011dab2013-11-08 11:18:43 +000097static u16 pcnet_read_csr(struct eth_device *dev, int index)
wdenkc6097192002-11-03 00:24:07 +000098{
Daniel Schwierzeck85105802020-05-03 19:43:32 +020099 void __iomem *base = (void __iomem *)dev->iobase;
100
101 writew(index, base + PCNET_RAP);
102 return readw(base + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000103}
104
Paul Burton6011dab2013-11-08 11:18:43 +0000105static void pcnet_write_csr(struct eth_device *dev, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000106{
Daniel Schwierzeck85105802020-05-03 19:43:32 +0200107 void __iomem *base = (void __iomem *)dev->iobase;
108
109 writew(index, base + PCNET_RAP);
110 writew(val, base + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000111}
112
Paul Burton6011dab2013-11-08 11:18:43 +0000113static u16 pcnet_read_bcr(struct eth_device *dev, int index)
wdenkc6097192002-11-03 00:24:07 +0000114{
Daniel Schwierzeck85105802020-05-03 19:43:32 +0200115 void __iomem *base = (void __iomem *)dev->iobase;
116
117 writew(index, base + PCNET_RAP);
118 return readw(base + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000119}
120
Paul Burton6011dab2013-11-08 11:18:43 +0000121static void pcnet_write_bcr(struct eth_device *dev, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000122{
Daniel Schwierzeck85105802020-05-03 19:43:32 +0200123 void __iomem *base = (void __iomem *)dev->iobase;
124
125 writew(index, base + PCNET_RAP);
126 writew(val, base + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000127}
128
Paul Burton6011dab2013-11-08 11:18:43 +0000129static void pcnet_reset(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000130{
Daniel Schwierzeck85105802020-05-03 19:43:32 +0200131 void __iomem *base = (void __iomem *)dev->iobase;
132
133 readw(base + PCNET_RESET);
wdenkc6097192002-11-03 00:24:07 +0000134}
135
Paul Burton6011dab2013-11-08 11:18:43 +0000136static int pcnet_check(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000137{
Daniel Schwierzeck85105802020-05-03 19:43:32 +0200138 void __iomem *base = (void __iomem *)dev->iobase;
139
140 writew(88, base + PCNET_RAP);
141 return readw(base + PCNET_RAP) == 88;
wdenkc6097192002-11-03 00:24:07 +0000142}
143
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200144static int pcnet_init (struct eth_device *dev, bd_t * bis);
Joe Hershbergerf92a1512012-05-22 18:09:56 +0000145static int pcnet_send(struct eth_device *dev, void *packet, int length);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200146static int pcnet_recv (struct eth_device *dev);
147static void pcnet_halt (struct eth_device *dev);
148static int pcnet_probe (struct eth_device *dev, bd_t * bis, int dev_num);
wdenkc6097192002-11-03 00:24:07 +0000149
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100150static inline pci_addr_t pcnet_virt_to_mem(const struct eth_device *dev,
Paul Burton4677d662016-05-26 14:49:34 +0100151 void *addr)
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100152{
Paul Burton442d2e02016-05-26 14:49:35 +0100153 pci_dev_t devbusfn = (pci_dev_t)(unsigned long)dev->priv;
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100154 void *virt_addr = addr;
155
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100156 return pci_virt_to_mem(devbusfn, virt_addr);
157}
wdenkc6097192002-11-03 00:24:07 +0000158
159static struct pci_device_id supported[] = {
Marek Vasute4797c32020-05-17 17:33:17 +0200160 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE) },
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200161 {}
wdenkc6097192002-11-03 00:24:07 +0000162};
163
Paul Burton6011dab2013-11-08 11:18:43 +0000164static int pcnet_probe(struct eth_device *dev, bd_t *bis, int dev_nr)
wdenkc6097192002-11-03 00:24:07 +0000165{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200166 int chip_version;
167 char *chipname;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200168 int i;
wdenkc6097192002-11-03 00:24:07 +0000169
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200170 /* Reset the PCnet controller */
Paul Burton6011dab2013-11-08 11:18:43 +0000171 pcnet_reset(dev);
wdenkc6097192002-11-03 00:24:07 +0000172
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200173 /* Check if register access is working */
Paul Burton6011dab2013-11-08 11:18:43 +0000174 if (pcnet_read_csr(dev, 0) != 4 || !pcnet_check(dev)) {
175 printf("%s: CSR register access check failed\n", dev->name);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200176 return -1;
177 }
wdenkc6097192002-11-03 00:24:07 +0000178
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200179 /* Identify the chip */
180 chip_version =
Paul Burton6011dab2013-11-08 11:18:43 +0000181 pcnet_read_csr(dev, 88) | (pcnet_read_csr(dev, 89) << 16);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200182 if ((chip_version & 0xfff) != 0x003)
183 return -1;
184 chip_version = (chip_version >> 12) & 0xffff;
185 switch (chip_version) {
186 case 0x2621:
187 chipname = "PCnet/PCI II 79C970A"; /* PCI */
188 break;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200189 case 0x2625:
190 chipname = "PCnet/FAST III 79C973"; /* PCI */
191 break;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200192 case 0x2627:
193 chipname = "PCnet/FAST III 79C975"; /* PCI */
194 break;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200195 default:
Paul Burton6011dab2013-11-08 11:18:43 +0000196 printf("%s: PCnet version %#x not supported\n",
197 dev->name, chip_version);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200198 return -1;
199 }
wdenkc6097192002-11-03 00:24:07 +0000200
Paul Burton6011dab2013-11-08 11:18:43 +0000201 PCNET_DEBUG1("AMD %s\n", chipname);
wdenkc6097192002-11-03 00:24:07 +0000202
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200203 /*
204 * In most chips, after a chip reset, the ethernet address is read from
205 * the station address PROM at the base address and programmed into the
206 * "Physical Address Registers" CSR12-14.
207 */
208 for (i = 0; i < 3; i++) {
209 unsigned int val;
210
Paul Burton6011dab2013-11-08 11:18:43 +0000211 val = pcnet_read_csr(dev, i + 12) & 0x0ffff;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200212 /* There may be endianness issues here. */
213 dev->enetaddr[2 * i] = val & 0x0ff;
214 dev->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff;
215 }
wdenkc6097192002-11-03 00:24:07 +0000216
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200217 return 0;
wdenkc6097192002-11-03 00:24:07 +0000218}
219
Paul Burton6011dab2013-11-08 11:18:43 +0000220static int pcnet_init(struct eth_device *dev, bd_t *bis)
wdenkc6097192002-11-03 00:24:07 +0000221{
Paul Burtonf1ae3822014-04-07 16:41:46 +0100222 struct pcnet_uncached_priv *uc;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200223 int i, val;
Paul Burton442d2e02016-05-26 14:49:35 +0100224 unsigned long addr;
wdenkc6097192002-11-03 00:24:07 +0000225
Paul Burton6011dab2013-11-08 11:18:43 +0000226 PCNET_DEBUG1("%s: pcnet_init...\n", dev->name);
wdenkc6097192002-11-03 00:24:07 +0000227
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200228 /* Switch pcnet to 32bit mode */
Paul Burton6011dab2013-11-08 11:18:43 +0000229 pcnet_write_bcr(dev, 20, 2);
wdenkc6097192002-11-03 00:24:07 +0000230
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200231 /* Set/reset autoselect bit */
Paul Burton6011dab2013-11-08 11:18:43 +0000232 val = pcnet_read_bcr(dev, 2) & ~2;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200233 val |= 2;
Paul Burton6011dab2013-11-08 11:18:43 +0000234 pcnet_write_bcr(dev, 2, val);
wdenkc6097192002-11-03 00:24:07 +0000235
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200236 /* Enable auto negotiate, setup, disable fd */
Paul Burton6011dab2013-11-08 11:18:43 +0000237 val = pcnet_read_bcr(dev, 32) & ~0x98;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200238 val |= 0x20;
Paul Burton6011dab2013-11-08 11:18:43 +0000239 pcnet_write_bcr(dev, 32, val);
wdenkc6097192002-11-03 00:24:07 +0000240
wdenkc6097192002-11-03 00:24:07 +0000241 /*
Paul Burton62715a22013-11-08 11:18:46 +0000242 * Enable NOUFLO on supported controllers, with the transmit
243 * start point set to the full packet. This will cause entire
244 * packets to be buffered by the ethernet controller before
245 * transmission, eliminating underflows which are common on
246 * slower devices. Controllers which do not support NOUFLO will
247 * simply be left with a larger transmit FIFO threshold.
248 */
249 val = pcnet_read_bcr(dev, 18);
250 val |= 1 << 11;
251 pcnet_write_bcr(dev, 18, val);
252 val = pcnet_read_csr(dev, 80);
253 val |= 0x3 << 10;
254 pcnet_write_csr(dev, 80, val);
255
Paul Burtonf1ae3822014-04-07 16:41:46 +0100256 uc = lp->uc;
257
258 uc->init_block.mode = cpu_to_le16(0x0000);
259 uc->init_block.filter[0] = 0x00000000;
260 uc->init_block.filter[1] = 0x00000000;
wdenkc6097192002-11-03 00:24:07 +0000261
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200262 /*
263 * Initialize the Rx ring.
264 */
265 lp->cur_rx = 0;
266 for (i = 0; i < RX_RING_SIZE; i++) {
Marek Vasut1c38c362020-05-17 16:16:45 +0200267 addr = pcnet_virt_to_mem(dev, lp->rx_buf[i]);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100268 uc->rx_ring[i].base = cpu_to_le32(addr);
Paul Burtonf1ae3822014-04-07 16:41:46 +0100269 uc->rx_ring[i].buf_length = cpu_to_le16(-PKT_BUF_SZ);
270 uc->rx_ring[i].status = cpu_to_le16(0x8000);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200271 PCNET_DEBUG1
272 ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i,
Paul Burtonf1ae3822014-04-07 16:41:46 +0100273 uc->rx_ring[i].base, uc->rx_ring[i].buf_length,
274 uc->rx_ring[i].status);
wdenkc6097192002-11-03 00:24:07 +0000275 }
wdenkc6097192002-11-03 00:24:07 +0000276
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200277 /*
278 * Initialize the Tx ring. The Tx buffer address is filled in as
279 * needed, but we do need to clear the upper ownership bit.
280 */
281 lp->cur_tx = 0;
282 for (i = 0; i < TX_RING_SIZE; i++) {
Paul Burtonf1ae3822014-04-07 16:41:46 +0100283 uc->tx_ring[i].base = 0;
284 uc->tx_ring[i].status = 0;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200285 }
286
287 /*
288 * Setup Init Block.
289 */
Paul Burtonf1ae3822014-04-07 16:41:46 +0100290 PCNET_DEBUG1("Init block at 0x%p: MAC", &lp->uc->init_block);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200291
292 for (i = 0; i < 6; i++) {
Paul Burtonf1ae3822014-04-07 16:41:46 +0100293 lp->uc->init_block.phys_addr[i] = dev->enetaddr[i];
294 PCNET_DEBUG1(" %02x", lp->uc->init_block.phys_addr[i]);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200295 }
296
Paul Burtonf1ae3822014-04-07 16:41:46 +0100297 uc->init_block.tlen_rlen = cpu_to_le16(TX_RING_LEN_BITS |
Paul Burton6011dab2013-11-08 11:18:43 +0000298 RX_RING_LEN_BITS);
Paul Burton4677d662016-05-26 14:49:34 +0100299 addr = pcnet_virt_to_mem(dev, uc->rx_ring);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100300 uc->init_block.rx_ring = cpu_to_le32(addr);
Paul Burton4677d662016-05-26 14:49:34 +0100301 addr = pcnet_virt_to_mem(dev, uc->tx_ring);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100302 uc->init_block.tx_ring = cpu_to_le32(addr);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200303
Paul Burton6011dab2013-11-08 11:18:43 +0000304 PCNET_DEBUG1("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n",
Paul Burtonf1ae3822014-04-07 16:41:46 +0100305 uc->init_block.tlen_rlen,
306 uc->init_block.rx_ring, uc->init_block.tx_ring);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200307
308 /*
309 * Tell the controller where the Init Block is located.
310 */
Paul Burtonf1ae3822014-04-07 16:41:46 +0100311 barrier();
Paul Burton4677d662016-05-26 14:49:34 +0100312 addr = pcnet_virt_to_mem(dev, &lp->uc->init_block);
Paul Burton6011dab2013-11-08 11:18:43 +0000313 pcnet_write_csr(dev, 1, addr & 0xffff);
314 pcnet_write_csr(dev, 2, (addr >> 16) & 0xffff);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200315
Paul Burton6011dab2013-11-08 11:18:43 +0000316 pcnet_write_csr(dev, 4, 0x0915);
317 pcnet_write_csr(dev, 0, 0x0001); /* start */
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200318
319 /* Wait for Init Done bit */
320 for (i = 10000; i > 0; i--) {
Paul Burton6011dab2013-11-08 11:18:43 +0000321 if (pcnet_read_csr(dev, 0) & 0x0100)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200322 break;
Paul Burton6011dab2013-11-08 11:18:43 +0000323 udelay(10);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200324 }
325 if (i <= 0) {
Paul Burton6011dab2013-11-08 11:18:43 +0000326 printf("%s: TIMEOUT: controller init failed\n", dev->name);
327 pcnet_reset(dev);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200328 return -1;
329 }
330
331 /*
332 * Finally start network controller operation.
333 */
Paul Burton6011dab2013-11-08 11:18:43 +0000334 pcnet_write_csr(dev, 0, 0x0002);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200335
336 return 0;
wdenkc6097192002-11-03 00:24:07 +0000337}
338
Joe Hershbergerf92a1512012-05-22 18:09:56 +0000339static int pcnet_send(struct eth_device *dev, void *packet, int pkt_len)
wdenkc6097192002-11-03 00:24:07 +0000340{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200341 int i, status;
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100342 u32 addr;
Paul Burtonf1ae3822014-04-07 16:41:46 +0100343 struct pcnet_tx_head *entry = &lp->uc->tx_ring[lp->cur_tx];
wdenkc6097192002-11-03 00:24:07 +0000344
Paul Burton6011dab2013-11-08 11:18:43 +0000345 PCNET_DEBUG2("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len,
346 packet);
wdenkc6097192002-11-03 00:24:07 +0000347
Paul Burtonf3ac8662013-11-08 11:18:45 +0000348 flush_dcache_range((unsigned long)packet,
349 (unsigned long)packet + pkt_len);
350
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200351 /* Wait for completion by testing the OWN bit */
352 for (i = 1000; i > 0; i--) {
Paul Burton6fb49e42014-04-07 16:41:48 +0100353 status = readw(&entry->status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200354 if ((status & 0x8000) == 0)
355 break;
Paul Burton6011dab2013-11-08 11:18:43 +0000356 udelay(100);
357 PCNET_DEBUG2(".");
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200358 }
359 if (i <= 0) {
Paul Burton6011dab2013-11-08 11:18:43 +0000360 printf("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n",
361 dev->name, lp->cur_tx, status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200362 pkt_len = 0;
363 goto failure;
364 }
wdenkc6097192002-11-03 00:24:07 +0000365
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200366 /*
367 * Setup Tx ring. Caution: the write order is important here,
368 * set the status with the "ownership" bits last.
369 */
Paul Burton4677d662016-05-26 14:49:34 +0100370 addr = pcnet_virt_to_mem(dev, packet);
Paul Burton6fb49e42014-04-07 16:41:48 +0100371 writew(-pkt_len, &entry->length);
372 writel(0, &entry->misc);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100373 writel(addr, &entry->base);
Paul Burton6fb49e42014-04-07 16:41:48 +0100374 writew(0x8300, &entry->status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200375
376 /* Trigger an immediate send poll. */
Paul Burton6011dab2013-11-08 11:18:43 +0000377 pcnet_write_csr(dev, 0, 0x0008);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200378
379 failure:
380 if (++lp->cur_tx >= TX_RING_SIZE)
381 lp->cur_tx = 0;
382
Paul Burton6011dab2013-11-08 11:18:43 +0000383 PCNET_DEBUG2("done\n");
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200384 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000385}
386
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200387static int pcnet_recv (struct eth_device *dev)
388{
389 struct pcnet_rx_head *entry;
Paul Burtona354ddc2014-04-07 16:41:47 +0100390 unsigned char *buf;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200391 int pkt_len = 0;
Paul Burton6fb49e42014-04-07 16:41:48 +0100392 u16 status, err_status;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200393
394 while (1) {
Paul Burtonf1ae3822014-04-07 16:41:46 +0100395 entry = &lp->uc->rx_ring[lp->cur_rx];
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200396 /*
397 * If we own the next entry, it's a new packet. Send it up.
398 */
Paul Burton6fb49e42014-04-07 16:41:48 +0100399 status = readw(&entry->status);
Paul Burton6011dab2013-11-08 11:18:43 +0000400 if ((status & 0x8000) != 0)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200401 break;
Paul Burton6fb49e42014-04-07 16:41:48 +0100402 err_status = status >> 8;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200403
Paul Burton6fb49e42014-04-07 16:41:48 +0100404 if (err_status != 0x03) { /* There was an error. */
Paul Burton6011dab2013-11-08 11:18:43 +0000405 printf("%s: Rx%d", dev->name, lp->cur_rx);
Paul Burton6fb49e42014-04-07 16:41:48 +0100406 PCNET_DEBUG1(" (status=0x%x)", err_status);
407 if (err_status & 0x20)
Paul Burton6011dab2013-11-08 11:18:43 +0000408 printf(" Frame");
Paul Burton6fb49e42014-04-07 16:41:48 +0100409 if (err_status & 0x10)
Paul Burton6011dab2013-11-08 11:18:43 +0000410 printf(" Overflow");
Paul Burton6fb49e42014-04-07 16:41:48 +0100411 if (err_status & 0x08)
Paul Burton6011dab2013-11-08 11:18:43 +0000412 printf(" CRC");
Paul Burton6fb49e42014-04-07 16:41:48 +0100413 if (err_status & 0x04)
Paul Burton6011dab2013-11-08 11:18:43 +0000414 printf(" Fifo");
415 printf(" Error\n");
Paul Burton6fb49e42014-04-07 16:41:48 +0100416 status &= 0x03ff;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200417
418 } else {
Paul Burton6fb49e42014-04-07 16:41:48 +0100419 pkt_len = (readl(&entry->msg_length) & 0xfff) - 4;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200420 if (pkt_len < 60) {
Paul Burton6011dab2013-11-08 11:18:43 +0000421 printf("%s: Rx%d: invalid packet length %d\n",
422 dev->name, lp->cur_rx, pkt_len);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200423 } else {
Marek Vasut1c38c362020-05-17 16:16:45 +0200424 buf = lp->rx_buf[lp->cur_rx];
Paul Burtona354ddc2014-04-07 16:41:47 +0100425 invalidate_dcache_range((unsigned long)buf,
426 (unsigned long)buf + pkt_len);
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500427 net_process_received_packet(buf, pkt_len);
Paul Burton6011dab2013-11-08 11:18:43 +0000428 PCNET_DEBUG2("Rx%d: %d bytes from 0x%p\n",
Paul Burtona354ddc2014-04-07 16:41:47 +0100429 lp->cur_rx, pkt_len, buf);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200430 }
431 }
Paul Burton6fb49e42014-04-07 16:41:48 +0100432
433 status |= 0x8000;
434 writew(status, &entry->status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200435
436 if (++lp->cur_rx >= RX_RING_SIZE)
437 lp->cur_rx = 0;
438 }
439 return pkt_len;
440}
441
Paul Burton6011dab2013-11-08 11:18:43 +0000442static void pcnet_halt(struct eth_device *dev)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200443{
444 int i;
445
Paul Burton6011dab2013-11-08 11:18:43 +0000446 PCNET_DEBUG1("%s: pcnet_halt...\n", dev->name);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200447
448 /* Reset the PCnet controller */
Paul Burton6011dab2013-11-08 11:18:43 +0000449 pcnet_reset(dev);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200450
451 /* Wait for Stop bit */
452 for (i = 1000; i > 0; i--) {
Paul Burton6011dab2013-11-08 11:18:43 +0000453 if (pcnet_read_csr(dev, 0) & 0x4)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200454 break;
Paul Burton6011dab2013-11-08 11:18:43 +0000455 udelay(10);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200456 }
Paul Burton6011dab2013-11-08 11:18:43 +0000457 if (i <= 0)
458 printf("%s: TIMEOUT: controller reset failed\n", dev->name);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200459}
Marek Vasut69e08bd2020-05-17 16:31:41 +0200460
461int pcnet_initialize(bd_t *bis)
462{
463 pci_dev_t devbusfn;
464 struct eth_device *dev;
465 u16 command, status;
466 int dev_nr = 0;
467 u32 bar;
468
469 PCNET_DEBUG1("\npcnet_initialize...\n");
470
471 for (dev_nr = 0; ; dev_nr++) {
472 /*
473 * Find the PCnet PCI device(s).
474 */
475 devbusfn = pci_find_devices(supported, dev_nr);
476 if (devbusfn < 0)
477 break;
478
479 /*
480 * Allocate and pre-fill the device structure.
481 */
482 dev = calloc(1, sizeof(*dev));
483 if (!dev) {
484 printf("pcnet: Can not allocate memory\n");
485 break;
486 }
487
488 /*
489 * We only maintain one structure because the drivers will
490 * never be used concurrently. In 32bit mode the RX and TX
491 * ring entries must be aligned on 16-byte boundaries.
492 */
493 if (!lp) {
494 lp = malloc_cache_aligned(sizeof(*lp));
495 lp->uc = map_physmem((phys_addr_t)&lp->ucp,
496 sizeof(lp->ucp), MAP_NOCACHE);
497 flush_dcache_range((unsigned long)lp,
498 (unsigned long)lp + sizeof(*lp));
499 }
500
501 dev->priv = (void *)(unsigned long)devbusfn;
502 sprintf(dev->name, "pcnet#%d", dev_nr);
503
504 /*
505 * Setup the PCI device.
506 */
507 pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_1, &bar);
508 dev->iobase = pci_mem_to_phys(devbusfn, bar);
509 dev->iobase &= ~0xf;
510
511 PCNET_DEBUG1("%s: devbusfn=0x%x iobase=0x%lx: ",
512 dev->name, devbusfn, (unsigned long)dev->iobase);
513
514 command = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
515 pci_write_config_word(devbusfn, PCI_COMMAND, command);
516 pci_read_config_word(devbusfn, PCI_COMMAND, &status);
517 if ((status & command) != command) {
518 printf("%s: Couldn't enable IO access or Bus Mastering\n",
519 dev->name);
520 free(dev);
521 continue;
522 }
523
524 pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER, 0x40);
525
526 /*
527 * Probe the PCnet chip.
528 */
529 if (pcnet_probe(dev, bis, dev_nr) < 0) {
530 free(dev);
531 continue;
532 }
533
534 /*
535 * Setup device structure and register the driver.
536 */
537 dev->init = pcnet_init;
538 dev->halt = pcnet_halt;
539 dev->send = pcnet_send;
540 dev->recv = pcnet_recv;
541
542 eth_register(dev);
543 }
544
545 udelay(10 * 1000);
546
547 return dev_nr;
548}