blob: f94683329b8bcb45b5f6c2c222e90b9bf41d0d87 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Joe Hamman9e3ed392007-12-13 06:45:14 -06002/*
Paul Gortmaker2738bc82009-09-20 20:36:06 -04003 * Copyright 2007,2009 Wind River Systems <www.windriver.com>
Joe Hamman9e3ed392007-12-13 06:45:14 -06004 * Copyright 2007 Embedded Specialties, Inc.
5 * Copyright 2004, 2007 Freescale Semiconductor.
Joe Hamman9e3ed392007-12-13 06:45:14 -06006 */
7
8/*
9 * sbc8548 board configuration file
Patrick Delaunayadd83912020-02-28 15:18:14 +010010 * Please refer to board/sbc8548/README for more info.
Joe Hamman9e3ed392007-12-13 06:45:14 -060011 */
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
Simon Glass1af3c7f2020-05-10 11:40:09 -060015#include <linux/stringify.h>
16
Paul Gortmaker2738bc82009-09-20 20:36:06 -040017/*
18 * Top level Makefile configuration choices
19 */
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020020#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +000021#define CONFIG_PCI_INDIRECT_BRIDGE
Paul Gortmaker2738bc82009-09-20 20:36:06 -040022#define CONFIG_PCI1
23#endif
24
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020025#ifdef CONFIG_66
Paul Gortmaker2738bc82009-09-20 20:36:06 -040026#define CONFIG_SYS_CLK_DIV 1
27#endif
28
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020029#ifdef CONFIG_33
Paul Gortmaker2738bc82009-09-20 20:36:06 -040030#define CONFIG_SYS_CLK_DIV 2
31#endif
32
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020033#ifdef CONFIG_PCIE
Paul Gortmaker2738bc82009-09-20 20:36:06 -040034#define CONFIG_PCIE1
35#endif
36
37/*
38 * High Level Configuration Options
39 */
Joe Hamman9e3ed392007-12-13 06:45:14 -060040
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -050041/*
42 * If you want to boot from the SODIMM flash, instead of the soldered
43 * on flash, set this, and change JP12, SW2:8 accordingly.
44 */
45#undef CONFIG_SYS_ALT_BOOT
46
Joe Hamman9e3ed392007-12-13 06:45:14 -060047#undef CONFIG_RIO
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -040048
49#ifdef CONFIG_PCI
50#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
51#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
52#endif
Joe Hamman9e3ed392007-12-13 06:45:14 -060053
Joe Hamman9e3ed392007-12-13 06:45:14 -060054#define CONFIG_ENV_OVERWRITE
Joe Hamman9e3ed392007-12-13 06:45:14 -060055
Joe Hamman9e3ed392007-12-13 06:45:14 -060056#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
57
Paul Gortmaker2738bc82009-09-20 20:36:06 -040058/*
59 * Below assumes that CCB:SYSCLK remains unchanged at 6:1 via SW2:[1-4]
60 */
61#ifndef CONFIG_SYS_CLK_DIV
62#define CONFIG_SYS_CLK_DIV 1 /* 2, if 33MHz PCI card installed */
63#endif
64#define CONFIG_SYS_CLK_FREQ (66000000 / CONFIG_SYS_CLK_DIV)
Joe Hamman9e3ed392007-12-13 06:45:14 -060065
66/*
67 * These can be toggled for performance analysis, otherwise use default.
68 */
69#define CONFIG_L2_CACHE /* toggle L2 cache */
70#define CONFIG_BTB /* toggle branch predition */
Joe Hamman9e3ed392007-12-13 06:45:14 -060071
72/*
73 * Only possible on E500 Version 2 or newer cores.
74 */
75#define CONFIG_ENABLE_36BIT_PHYS 1
76
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Joe Hamman9e3ed392007-12-13 06:45:14 -060078
Timur Tabie46fedf2011-08-04 18:03:41 -050079#define CONFIG_SYS_CCSRBAR 0xe0000000
80#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Joe Hamman9e3ed392007-12-13 06:45:14 -060081
Kumar Gala33b90792008-08-26 23:15:28 -050082/* DDR Setup */
Paul Gortmaker7e44f2b2011-12-30 23:53:10 -050083#undef CONFIG_DDR_ECC /* only for ECC DDR module */
84/*
85 * A hardware errata caused the LBC SDRAM SPD and the DDR2 SPD
86 * to collide, meaning you couldn't reliably read either. So
87 * physically remove the LBC PC100 SDRAM module from the board
Paul Gortmaker3e3262b2011-12-30 23:53:12 -050088 * before enabling the two SPD options below, or check that you
89 * have the hardware fix on your board via "i2c probe" and looking
90 * for a device at 0x53.
Paul Gortmaker7e44f2b2011-12-30 23:53:10 -050091 */
Kumar Gala33b90792008-08-26 23:15:28 -050092#undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
93#undef CONFIG_DDR_SPD
Joe Hamman9e3ed392007-12-13 06:45:14 -060094
Kumar Gala33b90792008-08-26 23:15:28 -050095#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
96#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
97
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
99#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala33b90792008-08-26 23:15:28 -0500100#define CONFIG_VERY_BIG_RAM
101
Kumar Gala33b90792008-08-26 23:15:28 -0500102#define CONFIG_DIMM_SLOTS_PER_CTLR 1
103#define CONFIG_CHIP_SELECTS_PER_CTRL 2
104
Paul Gortmaker3e3262b2011-12-30 23:53:12 -0500105/*
106 * The hardware fix for the I2C address collision puts the DDR
107 * SPD at 0x53, but if we are running on an older board w/o the
108 * fix, it will still be at 0x51. We check 0x53 1st.
109 */
Kumar Gala33b90792008-08-26 23:15:28 -0500110#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Paul Gortmaker3e3262b2011-12-30 23:53:12 -0500111#define ALT_SPD_EEPROM_ADDRESS 0x53 /* CTLR 0 DIMM 0 */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600112
113/*
114 * Make sure required options are set
115 */
116#ifndef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117 #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Paul Gortmaker2a6b3b72011-12-30 23:53:11 -0500118 #define CONFIG_SYS_DDR_CONTROL 0xc300c000
Joe Hamman9e3ed392007-12-13 06:45:14 -0600119#endif
120
Joe Hamman9e3ed392007-12-13 06:45:14 -0600121/*
122 * FLASH on the Local Bus
123 * Two banks, one 8MB the other 64MB, using the CFI driver.
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500124 * JP12+SW2.8 are used to swap CS0 and CS6, defaults are to have
125 * CS0 the 8MB boot flash, and CS6 the 64MB flash.
Joe Hamman9e3ed392007-12-13 06:45:14 -0600126 *
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500127 * Default:
128 * ec00_0000 efff_ffff 64MB SODIMM
129 * ff80_0000 ffff_ffff 8MB soldered flash
130 *
131 * Alternate:
132 * ef80_0000 efff_ffff 8MB soldered flash
133 * fc00_0000 ffff_ffff 64MB SODIMM
134 *
135 * BR0_8M:
Joe Hamman9e3ed392007-12-13 06:45:14 -0600136 * Base address 0 = 0xff80_0000 = BR0[0:16] = 1111 1111 1000 0000 0
137 * Port Size = 8 bits = BRx[19:20] = 01
138 * Use GPCM = BRx[24:26] = 000
139 * Valid = BRx[31] = 1
140 *
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500141 * BR0_64M:
142 * Base address 0 = 0xfc00_0000 = BR0[0:16] = 1111 1100 0000 0000 0
Joe Hamman9e3ed392007-12-13 06:45:14 -0600143 * Port Size = 32 bits = BRx[19:20] = 11
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500144 *
145 * 0 4 8 12 16 20 24 28
146 * 1111 1111 1000 0000 0000 1000 0000 0001 = ff800801 BR0_8M
147 * 1111 1100 0000 0000 0001 1000 0000 0001 = fc001801 BR0_64M
148 */
149#define CONFIG_SYS_BR0_8M 0xff800801
150#define CONFIG_SYS_BR0_64M 0xfc001801
151
152/*
153 * BR6_8M:
154 * Base address 6 = 0xef80_0000 = BR6[0:16] = 1110 1111 1000 0000 0
155 * Port Size = 8 bits = BRx[19:20] = 01
Joe Hamman9e3ed392007-12-13 06:45:14 -0600156 * Use GPCM = BRx[24:26] = 000
157 * Valid = BRx[31] = 1
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500158
159 * BR6_64M:
160 * Base address 6 = 0xec00_0000 = BR6[0:16] = 1110 1100 0000 0000 0
161 * Port Size = 32 bits = BRx[19:20] = 11
Joe Hamman9e3ed392007-12-13 06:45:14 -0600162 *
163 * 0 4 8 12 16 20 24 28
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500164 * 1110 1111 1000 0000 0000 1000 0000 0001 = ef800801 BR6_8M
165 * 1110 1100 0000 0000 0001 1000 0000 0001 = ec001801 BR6_64M
166 */
167#define CONFIG_SYS_BR6_8M 0xef800801
168#define CONFIG_SYS_BR6_64M 0xec001801
169
170/*
171 * OR0_8M:
Joe Hamman9e3ed392007-12-13 06:45:14 -0600172 * Addr Mask = 8M = OR1[0:16] = 1111 1111 1000 0000 0
173 * XAM = OR0[17:18] = 11
174 * CSNT = OR0[20] = 1
175 * ACS = half cycle delay = OR0[21:22] = 11
176 * SCY = 6 = OR0[24:27] = 0110
177 * TRLX = use relaxed timing = OR0[29] = 1
178 * EAD = use external address latch delay = OR0[31] = 1
179 *
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500180 * OR0_64M:
181 * Addr Mask = 64M = OR1[0:16] = 1111 1100 0000 0000 0
Joe Hamman9e3ed392007-12-13 06:45:14 -0600182 *
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500183 *
184 * 0 4 8 12 16 20 24 28
185 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR0_8M
186 * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR0_64M
187 */
188#define CONFIG_SYS_OR0_8M 0xff806e65
189#define CONFIG_SYS_OR0_64M 0xfc006e65
190
191/*
192 * OR6_8M:
193 * Addr Mask = 8M = OR6[0:16] = 1111 1111 1000 0000 0
Joe Hamman9e3ed392007-12-13 06:45:14 -0600194 * XAM = OR6[17:18] = 11
195 * CSNT = OR6[20] = 1
196 * ACS = half cycle delay = OR6[21:22] = 11
197 * SCY = 6 = OR6[24:27] = 0110
198 * TRLX = use relaxed timing = OR6[29] = 1
199 * EAD = use external address latch delay = OR6[31] = 1
200 *
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500201 * OR6_64M:
202 * Addr Mask = 64M = OR6[0:16] = 1111 1100 0000 0000 0
203 *
Joe Hamman9e3ed392007-12-13 06:45:14 -0600204 * 0 4 8 12 16 20 24 28
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500205 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR6_8M
206 * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR6_64M
Joe Hamman9e3ed392007-12-13 06:45:14 -0600207 */
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500208#define CONFIG_SYS_OR6_8M 0xff806e65
209#define CONFIG_SYS_OR6_64M 0xfc006e65
Joe Hamman9e3ed392007-12-13 06:45:14 -0600210
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500211#ifndef CONFIG_SYS_ALT_BOOT /* JP12 in default position */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_BOOT_BLOCK 0xff800000 /* start of 8MB Flash */
Paul Gortmaker3fd673c2011-12-30 23:53:07 -0500213#define CONFIG_SYS_ALT_FLASH 0xec000000 /* 64MB "user" flash */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600214
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500215#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_8M
216#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_8M
Joe Hamman9e3ed392007-12-13 06:45:14 -0600217
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500218#define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_64M
219#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_64M
220#else /* JP12 in alternate position */
221#define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* start 64MB Flash */
222#define CONFIG_SYS_ALT_FLASH 0xef800000 /* 8MB soldered flash */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600223
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500224#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_64M
225#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_64M
226
227#define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_8M
228#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_8M
229#endif
230
231#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_BOOT_BLOCK
Paul Gortmaker9b3ba242009-09-18 19:08:41 -0400232#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, \
233 CONFIG_SYS_ALT_FLASH}
234#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
235#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236#undef CONFIG_SYS_FLASH_CHECKSUM
237#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
238#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600239
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200240#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600241
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_FLASH_EMPTY_INFO
Joe Hamman9e3ed392007-12-13 06:45:14 -0600243
244/* CS5 = Local bus peripherals controlled by the EPLD */
245
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_BR5_PRELIM 0xf8000801
247#define CONFIG_SYS_OR5_PRELIM 0xff006e65
248#define CONFIG_SYS_EPLD_BASE 0xf8000000
249#define CONFIG_SYS_LED_DISP_BASE 0xf8000000
250#define CONFIG_SYS_USER_SWITCHES_BASE 0xf8100000
251#define CONFIG_SYS_BD_REV 0xf8300000
252#define CONFIG_SYS_EEPROM_BASE 0xf8b00000
Joe Hamman9e3ed392007-12-13 06:45:14 -0600253
254/*
Paul Gortmaker11d5a622009-09-20 20:36:04 -0400255 * SDRAM on the Local Bus (CS3 and CS4)
Paul Gortmaker7e44f2b2011-12-30 23:53:10 -0500256 * Note that most boards have a hardware errata where both the
257 * LBC SDRAM and the DDR2 SDRAM decode at 0x51, making it impossible
258 * to use CONFIG_DDR_SPD unless you physically remove the LBC DIMM.
Paul Gortmaker3e3262b2011-12-30 23:53:12 -0500259 * A hardware workaround is also available, see README.sbc8548 file.
Joe Hamman9e3ed392007-12-13 06:45:14 -0600260 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
Paul Gortmaker11d5a622009-09-20 20:36:04 -0400262#define CONFIG_SYS_LBC_SDRAM_SIZE 128 /* LBC SDRAM is 128MB */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600263
264/*
Paul Gortmaker11d5a622009-09-20 20:36:04 -0400265 * Base Register 3 and Option Register 3 configure the 1st 1/2 SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Joe Hamman9e3ed392007-12-13 06:45:14 -0600267 *
268 * For BR3, need:
269 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
270 * port-size = 32-bits = BR2[19:20] = 11
271 * no parity checking = BR2[21:22] = 00
272 * SDRAM for MSEL = BR2[24:26] = 011
273 * Valid = BR[31] = 1
274 *
275 * 0 4 8 12 16 20 24 28
276 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
277 *
278 */
279
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280#define CONFIG_SYS_BR3_PRELIM 0xf0001861
Joe Hamman9e3ed392007-12-13 06:45:14 -0600281
282/*
Paul Gortmaker11d5a622009-09-20 20:36:04 -0400283 * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Joe Hamman9e3ed392007-12-13 06:45:14 -0600284 *
285 * For OR3, need:
286 * 64MB mask for AM, OR3[0:7] = 1111 1100
287 * XAM, OR3[17:18] = 11
288 * 10 columns OR3[19-21] = 011
289 * 12 rows OR3[23-25] = 011
290 * EAD set for extra time OR[31] = 0
291 *
292 * 0 4 8 12 16 20 24 28
293 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
294 */
295
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296#define CONFIG_SYS_OR3_PRELIM 0xfc006cc0
Joe Hamman9e3ed392007-12-13 06:45:14 -0600297
Paul Gortmaker11d5a622009-09-20 20:36:04 -0400298/*
299 * Base Register 4 and Option Register 4 configure the 2nd 1/2 SDRAM.
300 * The base address, (SDRAM_BASE + 1/2*SIZE), is 0xf4000000.
301 *
302 * For BR4, need:
303 * Base address of 0xf4000000 = BR[0:16] = 1111 0100 0000 0000 0
304 * port-size = 32-bits = BR2[19:20] = 11
305 * no parity checking = BR2[21:22] = 00
306 * SDRAM for MSEL = BR2[24:26] = 011
307 * Valid = BR[31] = 1
308 *
309 * 0 4 8 12 16 20 24 28
310 * 1111 0000 0000 0000 0001 1000 0110 0001 = f4001861
311 *
312 */
313
314#define CONFIG_SYS_BR4_PRELIM 0xf4001861
315
316/*
317 * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
318 *
319 * For OR4, need:
320 * 64MB mask for AM, OR3[0:7] = 1111 1100
321 * XAM, OR3[17:18] = 11
322 * 10 columns OR3[19-21] = 011
323 * 12 rows OR3[23-25] = 011
324 * EAD set for extra time OR[31] = 0
325 *
326 * 0 4 8 12 16 20 24 28
327 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
328 */
329
330#define CONFIG_SYS_OR4_PRELIM 0xfc006cc0
331
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332#define CONFIG_SYS_LBC_LCRR 0x00000002 /* LB clock ratio reg */
333#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
334#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
335#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Joe Hamman9e3ed392007-12-13 06:45:14 -0600336
337/*
Joe Hamman9e3ed392007-12-13 06:45:14 -0600338 * Common settings for all Local Bus SDRAM commands.
Joe Hamman9e3ed392007-12-13 06:45:14 -0600339 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500340#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
Paul Gortmaker5f4c6f02011-12-30 23:53:09 -0500341 | LSDMR_BSMA1516 \
342 | LSDMR_PRETOACT3 \
343 | LSDMR_ACTTORW3 \
344 | LSDMR_BUFCMD \
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500345 | LSDMR_BL8 \
Paul Gortmaker5f4c6f02011-12-30 23:53:09 -0500346 | LSDMR_WRC2 \
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500347 | LSDMR_CL3 \
Joe Hamman9e3ed392007-12-13 06:45:14 -0600348 )
349
Paul Gortmaker5f4c6f02011-12-30 23:53:09 -0500350#define CONFIG_SYS_LBC_LSDMR_PCHALL \
351 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
352#define CONFIG_SYS_LBC_LSDMR_ARFRSH \
353 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
354#define CONFIG_SYS_LBC_LSDMR_MRW \
355 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
356#define CONFIG_SYS_LBC_LSDMR_RFEN \
357 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_RFEN)
358
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359#define CONFIG_SYS_INIT_RAM_LOCK 1
360#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200361#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600362
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200363#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600364
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200365#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Joe Hamman9e3ed392007-12-13 06:45:14 -0600367
Paul Gortmakerdd9ca982009-09-25 11:14:11 -0400368/*
369 * For soldered on flash, (128kB/sector) we use 2 sectors for u-boot and
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200370 * one for env+bootpg (CONFIG_SYS_TEXT_BASE=0xfffa_0000, 384kB total). For SODIMM
Paul Gortmakerdd9ca982009-09-25 11:14:11 -0400371 * flash (512kB/sector) we use 1 sector for u-boot, and one for env+bootpg
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200372 * (CONFIG_SYS_TEXT_BASE=0xfff0_0000, 1MB total). This dynamically sets the right
Paul Gortmakerdd9ca982009-09-25 11:14:11 -0400373 * thing for MONITOR_LEN in both cases.
374 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200375#define CONFIG_SYS_MONITOR_LEN (~CONFIG_SYS_TEXT_BASE + 1)
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -0500376#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600377
378/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200379#define CONFIG_SYS_NS16550_SERIAL
380#define CONFIG_SYS_NS16550_REG_SIZE 1
Paul Gortmaker2738bc82009-09-20 20:36:06 -0400381#define CONFIG_SYS_NS16550_CLK (400000000 / CONFIG_SYS_CLK_DIV)
Joe Hamman9e3ed392007-12-13 06:45:14 -0600382
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200383#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hamman9e3ed392007-12-13 06:45:14 -0600384 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
385
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200386#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
387#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Joe Hamman9e3ed392007-12-13 06:45:14 -0600388
Joe Hamman9e3ed392007-12-13 06:45:14 -0600389/*
390 * I2C
391 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200392#define CONFIG_SYS_I2C
393#define CONFIG_SYS_I2C_FSL
394#define CONFIG_SYS_FSL_I2C_SPEED 400000
395#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
396#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200397#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
Joe Hamman9e3ed392007-12-13 06:45:14 -0600398
399/*
400 * General PCI
401 * Memory space is mapped 1-1, but I/O space must start from 0.
402 */
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400403#define CONFIG_SYS_PCI_VIRT 0x80000000 /* 1G PCI TLB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200404#define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600405
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400406#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
407#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
408#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200409#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400410#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
411#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
412#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
413#define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600414
415#ifdef CONFIG_PCIE1
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400416#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
417#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
418#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200419#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400420#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
421#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
422#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
423#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600424#endif
425
426#ifdef CONFIG_RIO
427/*
428 * RapidIO MMU
429 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200430#define CONFIG_SYS_RIO_MEM_BASE 0xC0000000
431#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 512M */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600432#endif
433
Joe Hamman9e3ed392007-12-13 06:45:14 -0600434#if defined(CONFIG_PCI)
Joe Hamman9e3ed392007-12-13 06:45:14 -0600435#undef CONFIG_TULIP
436
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -0400437#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600438
Joe Hamman9e3ed392007-12-13 06:45:14 -0600439#endif /* CONFIG_PCI */
440
Joe Hamman9e3ed392007-12-13 06:45:14 -0600441#if defined(CONFIG_TSEC_ENET)
442
Joe Hamman9e3ed392007-12-13 06:45:14 -0600443#define CONFIG_TSEC1 1
444#define CONFIG_TSEC1_NAME "eTSEC0"
445#define CONFIG_TSEC2 1
446#define CONFIG_TSEC2_NAME "eTSEC1"
Joe Hamman9e3ed392007-12-13 06:45:14 -0600447#undef CONFIG_MPC85XX_FEC
448
Paul Gortmaker58da8892008-12-11 15:47:50 -0500449#define TSEC1_PHY_ADDR 0x19
450#define TSEC2_PHY_ADDR 0x1a
Joe Hamman9e3ed392007-12-13 06:45:14 -0600451
452#define TSEC1_PHYIDX 0
453#define TSEC2_PHYIDX 0
Paul Gortmakerbd931052008-12-11 15:47:49 -0500454
Joe Hamman9e3ed392007-12-13 06:45:14 -0600455#define TSEC1_FLAGS TSEC_GIGABIT
456#define TSEC2_FLAGS TSEC_GIGABIT
Joe Hamman9e3ed392007-12-13 06:45:14 -0600457
458/* Options are: eTSEC[0-3] */
459#define CONFIG_ETHPRIME "eTSEC0"
Joe Hamman9e3ed392007-12-13 06:45:14 -0600460#endif /* CONFIG_TSEC_ENET */
461
Joe Hamman9e3ed392007-12-13 06:45:14 -0600462#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200463#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600464
465/*
466 * BOOTP options
467 */
468#define CONFIG_BOOTP_BOOTFILESIZE
Joe Hamman9e3ed392007-12-13 06:45:14 -0600469
Joe Hamman9e3ed392007-12-13 06:45:14 -0600470#undef CONFIG_WATCHDOG /* watchdog disabled */
471
472/*
473 * Miscellaneous configurable options
474 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200475#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600476
477/*
478 * For booting Linux, the board info and command line data
479 * have to be in the first 8 MB of memory, since this is
480 * the maximum mapped by the Linux kernel during initialization.
481 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200482#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Joe Hamman9e3ed392007-12-13 06:45:14 -0600483
Joe Hamman9e3ed392007-12-13 06:45:14 -0600484#if defined(CONFIG_CMD_KGDB)
485#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600486#endif
487
488/*
489 * Environment Configuration
490 */
Joe Hamman9e3ed392007-12-13 06:45:14 -0600491#if defined(CONFIG_TSEC_ENET)
492#define CONFIG_HAS_ETH0
Joe Hamman9e3ed392007-12-13 06:45:14 -0600493#define CONFIG_HAS_ETH1
Joe Hamman9e3ed392007-12-13 06:45:14 -0600494#endif
495
496#define CONFIG_IPADDR 192.168.0.55
497
Mario Six5bc05432018-03-28 14:38:20 +0200498#define CONFIG_HOSTNAME "sbc8548"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000499#define CONFIG_ROOTPATH "/opt/eldk/ppc_85xx"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000500#define CONFIG_BOOTFILE "/uImage"
Joe Hamman9e3ed392007-12-13 06:45:14 -0600501#define CONFIG_UBOOTPATH /u-boot.bin /* TFTP server */
502
503#define CONFIG_SERVERIP 192.168.0.2
504#define CONFIG_GATEWAYIP 192.168.0.1
505#define CONFIG_NETMASK 255.255.255.0
506
507#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
508
Joe Hamman9e3ed392007-12-13 06:45:14 -0600509#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +0200510"netdev=eth0\0" \
511"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
512"tftpflash=tftpboot $loadaddr $uboot; " \
513 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
514 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
515 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
516 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
517 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
518"consoledev=ttyS0\0" \
519"ramdiskaddr=2000000\0" \
520"ramdiskfile=uRamdisk\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500521"fdtaddr=1e00000\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200522"fdtfile=sbc8548.dtb\0"
Joe Hamman9e3ed392007-12-13 06:45:14 -0600523
524#define CONFIG_NFSBOOTCOMMAND \
525 "setenv bootargs root=/dev/nfs rw " \
526 "nfsroot=$serverip:$rootpath " \
527 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
528 "console=$consoledev,$baudrate $othbootargs;" \
529 "tftp $loadaddr $bootfile;" \
530 "tftp $fdtaddr $fdtfile;" \
531 "bootm $loadaddr - $fdtaddr"
532
Joe Hamman9e3ed392007-12-13 06:45:14 -0600533#define CONFIG_RAMBOOTCOMMAND \
534 "setenv bootargs root=/dev/ram rw " \
535 "console=$consoledev,$baudrate $othbootargs;" \
536 "tftp $ramdiskaddr $ramdiskfile;" \
537 "tftp $loadaddr $bootfile;" \
538 "tftp $fdtaddr $fdtfile;" \
539 "bootm $loadaddr $ramdiskaddr $fdtaddr"
540
541#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
542
543#endif /* __CONFIG_H */