Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de> |
| 3 | * |
| 4 | * Configuration settings for the MX31ADS Freescale board. |
| 5 | * |
Wolfgang Denk | 3765b3e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 6 | * SPDX-License-Identifier: GPL-2.0+ |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #ifndef __CONFIG_H |
| 10 | #define __CONFIG_H |
| 11 | |
Stefano Babic | 8627111 | 2011-03-14 15:43:56 +0100 | [diff] [blame] | 12 | #include <asm/arch/imx-regs.h> |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 13 | |
| 14 | /* High Level Configuration Options */ |
Masahiro Yamada | 3fd968e | 2014-11-06 14:59:37 +0900 | [diff] [blame] | 15 | #define CONFIG_MX31 1 /* This is a mx31 */ |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 16 | |
Fabio Estevam | 4ac2e2d | 2011-06-05 06:26:49 +0000 | [diff] [blame] | 17 | #define CONFIG_SYS_TEXT_BASE 0xA0000000 |
| 18 | |
Fabio Estevam | da3598a | 2011-09-22 08:07:16 +0000 | [diff] [blame] | 19 | #define CONFIG_MACH_TYPE MACH_TYPE_MX31ADS |
| 20 | |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 21 | #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ |
| 22 | #define CONFIG_SETUP_MEMORY_TAGS 1 |
| 23 | #define CONFIG_INITRD_TAG 1 |
| 24 | |
| 25 | /* |
| 26 | * Size of malloc() pool |
| 27 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 28 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024) |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 29 | |
| 30 | /* |
| 31 | * Hardware drivers |
| 32 | */ |
| 33 | |
Stefano Babic | 40f6fff | 2011-11-22 15:22:39 +0100 | [diff] [blame] | 34 | #define CONFIG_MXC_UART |
| 35 | #define CONFIG_MXC_UART_BASE UART1_BASE |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 36 | |
Guennadi Liakhovetski | 0a0b606 | 2008-04-15 13:33:11 +0200 | [diff] [blame] | 37 | #define CONFIG_HARD_SPI 1 |
| 38 | #define CONFIG_MXC_SPI 1 |
Haavard Skinnemoen | d255bb0 | 2008-05-16 11:10:31 +0200 | [diff] [blame] | 39 | #define CONFIG_DEFAULT_SPI_BUS 1 |
Stefano Babic | 9f481e9 | 2010-08-23 20:41:19 +0200 | [diff] [blame] | 40 | #define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH) |
Stefano Babic | 5bd9a9b | 2011-08-26 11:44:52 +0200 | [diff] [blame] | 41 | #define CONFIG_MXC_GPIO |
Guennadi Liakhovetski | 0a0b606 | 2008-04-15 13:33:11 +0200 | [diff] [blame] | 42 | |
Stefano Babic | d7d6780 | 2011-10-08 11:02:53 +0200 | [diff] [blame] | 43 | /* PMIC Controller */ |
Ćukasz Majewski | be3b51a | 2012-11-13 03:22:14 +0000 | [diff] [blame] | 44 | #define CONFIG_POWER |
| 45 | #define CONFIG_POWER_SPI |
| 46 | #define CONFIG_POWER_FSL |
Stefano Babic | dfe5e14 | 2010-04-16 17:11:19 +0200 | [diff] [blame] | 47 | #define CONFIG_FSL_PMIC_BUS 1 |
| 48 | #define CONFIG_FSL_PMIC_CS 0 |
| 49 | #define CONFIG_FSL_PMIC_CLK 1000000 |
Stefano Babic | 9f481e9 | 2010-08-23 20:41:19 +0200 | [diff] [blame] | 50 | #define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH) |
Stefano Babic | d7d6780 | 2011-10-08 11:02:53 +0200 | [diff] [blame] | 51 | #define CONFIG_FSL_PMIC_BITLEN 32 |
Fabio Estevam | 4e8b754 | 2011-10-24 06:44:15 +0000 | [diff] [blame] | 52 | #define CONFIG_RTC_MC13XXX |
Guennadi Liakhovetski | 0a0b606 | 2008-04-15 13:33:11 +0200 | [diff] [blame] | 53 | |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 54 | /* allow to overwrite serial and ethaddr */ |
| 55 | #define CONFIG_ENV_OVERWRITE |
| 56 | #define CONFIG_CONS_INDEX 1 |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 57 | |
Guennadi Liakhovetski | 7602ed5 | 2008-04-28 00:25:32 +0200 | [diff] [blame] | 58 | #define CONFIG_LOADADDR 0x80800000 /* loadaddr env var */ |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 59 | |
Guennadi Liakhovetski | 0a0b606 | 2008-04-15 13:33:11 +0200 | [diff] [blame] | 60 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 61 | "netdev=eth0\0" \ |
| 62 | "uboot_addr=0xa0000000\0" \ |
| 63 | "uboot=mx31ads/u-boot.bin\0" \ |
| 64 | "kernel=mx31ads/uImage\0" \ |
| 65 | "nfsroot=/opt/eldk/arm\0" \ |
| 66 | "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \ |
| 67 | "bootargs_nfs=setenv bootargs ${bootargs} root=/dev/nfs " \ |
| 68 | "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \ |
| 69 | "bootcmd=run bootcmd_net\0" \ |
| 70 | "bootcmd_net=run bootargs_base bootargs_nfs; " \ |
| 71 | "tftpboot ${loadaddr} ${kernel}; bootm\0" \ |
| 72 | "prg_uboot=tftpboot ${loadaddr} ${uboot}; " \ |
| 73 | "protect off ${uboot_addr} 0xa003ffff; " \ |
| 74 | "erase ${uboot_addr} 0xa003ffff; " \ |
| 75 | "cp.b ${loadaddr} ${uboot_addr} ${filesize}; " \ |
| 76 | "setenv filesize; saveenv\0" |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 77 | |
Ben Warren | b1c0eaa | 2009-08-25 13:09:37 -0700 | [diff] [blame] | 78 | #define CONFIG_CS8900 |
| 79 | #define CONFIG_CS8900_BASE 0xb4020300 |
| 80 | #define CONFIG_CS8900_BUS16 1 /* follow the Linux driver */ |
Guennadi Liakhovetski | d23ff68 | 2008-04-03 17:04:22 +0200 | [diff] [blame] | 81 | |
| 82 | /* |
| 83 | * The MX31ADS board seems to have a hardware "peculiarity" confirmed under |
| 84 | * U-Boot, RedBoot and Linux: the ethernet Rx signal is reaching the CS8900A |
| 85 | * controller inverted. The controller is capable of detecting and correcting |
| 86 | * this, but it needs 4 network packets for that. Which means, at startup, you |
| 87 | * will not receive answers to the first 4 packest, unless there have been some |
| 88 | * broadcasts on the network, or your board is on a hub. Reducing the ARP |
| 89 | * timeout from default 5 seconds to 200ms we speed up the initial TFTP |
| 90 | * transfer, should the user wish one, significantly. |
| 91 | */ |
| 92 | #define CONFIG_ARP_TIMEOUT 200UL |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 93 | |
| 94 | /* |
| 95 | * Miscellaneous configurable options |
| 96 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 97 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 98 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 99 | #define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */ |
| 100 | #define CONFIG_SYS_MEMTEST_END 0x10000 |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 101 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 102 | #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 103 | |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 104 | #define CONFIG_CMDLINE_EDITING 1 |
| 105 | |
| 106 | /*----------------------------------------------------------------------- |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 107 | * Physical Memory Map |
| 108 | */ |
| 109 | #define CONFIG_NR_DRAM_BANKS 1 |
| 110 | #define PHYS_SDRAM_1 CSD0_BASE |
| 111 | #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024) |
Fabio Estevam | 4ac2e2d | 2011-06-05 06:26:49 +0000 | [diff] [blame] | 112 | |
| 113 | #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 |
| 114 | #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR |
| 115 | #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE |
| 116 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ |
| 117 | GENERATED_GBL_DATA_SIZE) |
| 118 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ |
| 119 | CONFIG_SYS_GBL_DATA_OFFSET) |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 120 | |
| 121 | /*----------------------------------------------------------------------- |
| 122 | * FLASH and environment organization |
| 123 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 124 | #define CONFIG_SYS_FLASH_BASE CS0_BASE |
| 125 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 126 | #define CONFIG_SYS_MAX_FLASH_SECT 262 /* max number of sectors on one chip */ |
| 127 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE /* Monitor at beginning of flash */ |
| 128 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256KiB */ |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 129 | |
Felix Radensky | ba8dcca | 2011-06-06 05:06:07 +0000 | [diff] [blame] | 130 | #define CONFIG_ENV_SECT_SIZE (128 * 1024) |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 131 | #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE |
Felix Radensky | ba8dcca | 2011-06-06 05:06:07 +0000 | [diff] [blame] | 132 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) |
Guennadi Liakhovetski | d23ff68 | 2008-04-03 17:04:22 +0200 | [diff] [blame] | 133 | |
| 134 | /* Address and size of Redundant Environment Sector */ |
Felix Radensky | ba8dcca | 2011-06-06 05:06:07 +0000 | [diff] [blame] | 135 | #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 136 | #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE |
Guennadi Liakhovetski | d23ff68 | 2008-04-03 17:04:22 +0200 | [diff] [blame] | 137 | |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 138 | /*----------------------------------------------------------------------- |
| 139 | * CFI FLASH driver setup |
| 140 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 141 | #define CONFIG_SYS_FLASH_CFI 1 /* Flash memory is CFI compliant */ |
Jean-Christophe PLAGNIOL-VILLARD | 00b1883 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 142 | #define CONFIG_FLASH_CFI_DRIVER 1 /* Use drivers/cfi_flash.c */ |
Guennadi Liakhovetski | d23ff68 | 2008-04-03 17:04:22 +0200 | [diff] [blame] | 143 | #define CONFIG_FLASH_SPANSION_S29WS_N 1 /* A non-standard buffered write algorithm */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 144 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* Use buffered writes (~10x faster) */ |
| 145 | #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use hardware sector protection */ |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 146 | |
| 147 | /* |
| 148 | * JFFS2 partitions |
| 149 | */ |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 150 | #define CONFIG_JFFS2_DEV "nor0" |
| 151 | |
| 152 | #endif /* __CONFIG_H */ |